![EDT PCIe8g3 A5 10G Скачать руководство пользователя страница 37](http://html.mh-extra.com/html/edt/pcie8g3-a5-10g/pcie8g3-a5-10g_user-manual_2362807037.webp)
APPENDIX A: Registers for PCIe8g3 S5
Registers, Port: Ports 0–3 (SFPs)
EDT, Inc.
2017 January 04
37
0x800068, 810068, 820068, 830068 Transceiver Reconfiguration Write Data
0x80006C, 81006C, 82006C, 83006C Transceiver Reconfiguration Read Data
0x800074, 810074, 820074, 830074 Frequency Counter Enable
0x800078, 810078, 820078, 830078 Receive Frequency Counter
Access / Notes:
32-bit read-write
0x800068 (Port 0): STRATIX5_REGXL8(STRATIX5_XCVR_MGMT_WDATA, 0)
0x810068 (Port 1): STRATIX5_REGXL8(STRATIX5_XCVR_MGMT_WDATA, 1)
0x820068 (Port 2): STRATIX5_REGXL8(STRATIX5_XCVR_MGMT_WDATA, 2)
0x830068 (Port 3): STRATIX5_REGXL8(STRATIX5_XCVR_MGMT_WDATA, 3)
Bit
Access
Name
Description
31–0
RW
[no name]
Reconfiguration interface write data.
Access / Notes:
32-bit read-only
0x80006C (Port 0): STRATIX5_REGXL8(STRATIX5_XCVR_MGMT_RDATA, 0)
0x81006C (Port 1): STRATIX5_REGXL8(STRATIX5_XCVR_MGMT_RDATA, 1)
0x82006C (Port 2): STRATIX5_REGXL8(STRATIX5_XCVR_MGMT_RDATA, 2)
0x83006C (Port 3): STRATIX5_REGXL8(STRATIX5_XCVR_MGMT_RDATA, 3)
Bit
Access
Name
Description
31–0
R only
[no name]
Reconfiguration interface read data.
Access / Notes:
32-bit read-write
0x800074 (Port 0): STRATIX5_REGXL8(STRATIX5_FREQ_CNT_EN, 0)
0x810074 (Port 1): STRATIX5_REGXL8(STRATIX5_FREQ_CNT_EN, 1)
0x820074 (Port 2): STRATIX5_REGXL8(STRATIX5_FREQ_CNT_EN, 2)
0x830074 (Port 3): STRATIX5_REGXL8(STRATIX5_FREQ_CNT_EN, 3)
Bit
Access
Name
Description
31–1
–
–
Reserved.
0
RW
[no name]
Set to enable frequency counter.
Access / Notes:
32-bit read-only
0x800078 (Port 0): STRATIX5_REGXL8(STRATIX5_FREQ_CNT_RX, 0)
0x810078 (Port 1): STRATIX5_REGXL8(STRATIX5_FREQ_CNT_RX, 1)
0x820078 (Port 2): STRATIX5_REGXL8(STRATIX5_FREQ_CNT_RX, 2)
0x830078 (Port 3): STRATIX5_REGXL8(STRATIX5_FREQ_CNT_RX, 3)
Bit
Access
Name
Description
31–24
–
–
Reserved.
23–0
R only
[no name]
Receive frequency counter value.