![EDT PCIe8g3 A5 10G Скачать руководство пользователя страница 31](http://html.mh-extra.com/html/edt/pcie8g3-a5-10g/pcie8g3-a5-10g_user-manual_2362807031.webp)
APPENDIX A: Registers for PCIe8g3 S5
Registers, Port: Ports 0–3 (SFPs)
EDT, Inc.
2017 January 04
31
0x800008, 810008, 820008, 830008 Transmit Framer Control [Reserved]
0x80000C, 81000C, 82000C, 83000C Line Rate / Protocol Control
0x800010, 810010, 820010, 830010 Synchronization Control
6–3
–
–
Reserved.
2
RW
S5_RXFILT_STRIP_
FEC
Set to strip FEC (OTU only).
1
RW
S5_RXFILT_ALL_
OTU_OVRHD
Set to force capture of OTU overhead (regardless of the demux mask).
0
RW
S5_RXFILT_
OVRHD_ONLY
Set to capture only frame overhead data (i.e., strip payload).
Access / Notes:
32-bit read-write
0x80000C (Port 0): STRATIX5_REGXL8(STRATIX5_PORT_RATE, 0)
0x81000C (Port 1): STRATIX5_REGXL8(STRATIX5_PORT_RATE, 1)
0x82000C (Port 2): STRATIX5_REGXL8(STRATIX5_PORT_RATE, 2)
0x83000C (Port 3): STRATIX5_REGXL8(STRATIX5_PORT_RATE, 3)
Bit
Access
Name
Description
31–8
–
–
Reserved.
7–0
RW
[no name]
Set expected line rate / protocol:
0 = STM64 / OC192
1 = STM16 / OC48
2 = STM4 / OC12
3 = STM1 / OC3
4 = 1GbE
5 = 10GbE
6 = OTU2
7 = OTU2e
8 = OTU2F
9 = OTU1
Access / Notes:
32-bit read-write
0x800010 (Port 0): STRATIX5_REGXL8(STRATIX5_PSYNC_CTRL, 0)
0x810010 (Port 1): STRATIX5_REGXL8(STRATIX5_PSYNC_CTRL, 1)
0x820010 (Port 2): STRATIX5_REGXL8(STRATIX5_PSYNC_CTRL, 2)
0x830010 (Port 3): STRATIX5_REGXL8(STRATIX5_PSYNC_CTRL, 3)
Bit
Access
Name
Description
31–16
–
–
Reserved.
15
RW
STRATIX5_
TXTRIG_ARM
Set to arm transmit trigger.
14
–
–
Reserved.
13–12
RW
[no name]
Select when DDR3 FIFO transmit will start:
0 = ignore
1 = when FIFO is 50% full
2 = when FIFO is 75% full
3 = when FIFO is 100% full
The transmit logic waits to transmit until the selected threshold is reached.
11–10
–
–
Reserved.