![Dini Group DN9002K10PCI Скачать руководство пользователя страница 158](http://html1.mh-extra.com/html/dini-group/dn9002k10pci/dn9002k10pci_user-manual_2505740158.webp)
T H E R E F E R E N C E D E S I G N
8.1.1
The Xilinx Embedded Development Kit (EDK)
The DN9002K10PCI does not use the EDK because it has no embedded processor.
8.1.2
Xilinx XST
The Dini Group uses XST software to for design synthesis. The XST projects for each of the 3
FPGAs on the DN9002K10PCI can be found at ‘buildxst/*.xst’. These projects have been
create and tested using XST version 9.1.
8.1.3
Xilinx ISE
Xilinx ISE version 8.2 (service pack 3 or later) is required to use the DN9002K10PCI. Earlier
versions may work, but are not supported. Use HDL files as input. Modification of the ISE
project may also require modification of the HDL, timing constraints are in files ‘buildxst/*.xcf’.
8.1.4
The Build Utility: Make.bat
The Build Utility is found at ‘DN9002K10PCI/build/make.bat’. This batch file can be used to
run ISE and bitgen. You may need to run make.bat from inside of a Cygwin session because the
script runs the program sed. You may also need to add the Xilinx bin directory to your path so
the command “par” calls the correct program.
The build script creates a directory called “out” and places its output files there. After the script
completes you will find files for each FPGA that was built. fpga_*.bit is the file to be
downloaded to the FPGA.
8.2
Bitgen Options
The Make.bat script correctly sets all bitgen options that are compatible with the
DN9002k10PCI. The following options should be used with the DN9002K10PCI. Options
that are not listed here can be selected by the user, or left to their default settings.
Compress:
OFF (Or you can disable “sanity check” option on board)
UnusedPin: Pullnone
Persist:
Yes
(Only require is Readback is used)
Encrypt:
No
(Or you can disable “sanity check” option on board)
DonePipe:
No
(“Yes” Can cause configuration errors)
DriveDone:
Yes
(“No” can cause configuration Errors)
Don’t ever disable “CRC Check”. This is the easiest and most certain way to turn your FPGAs
into little piles of carbon ash. I am pretty sure this option exists to increase sales of replacement
FPGAs.
8.3
VHDL
Placeholder for VHDL source code. Contact [email protected]
DN9002K10PCI User Guide
www.dinigroup.com
148
Содержание DN9002K10PCI
Страница 1: ...LOGIC Emulation Source UserGuide DN9002K10PCI ...
Страница 3: ......
Страница 34: ......
Страница 46: ...C O N T R O L L E R S O F T W A R E DN9002K10PCI User Guide www dinigroup com 36 ...
Страница 150: ......