DS21354/DS21554 3.3V/5V E1 Single-Chip Transceivers
106 of 124
Figure 18-11. Transmit-Side Interleave Bus Operation, Byte Mode
TSER
LSB
SYSCLK
TSYNC
FRAMER 3, CHANNEL 32
MSB
LSB
FRAMER 0, CHANNEL 1
TSIG
FRAMER 3, CHANNEL 32
FRAMER 0, CHANNEL 1
MSB
LSB
FRAMER 1, CHANNEL 1
FRAMER 1, CHANNEL 1
3
TSER
TSYNC
TSIG
TSER
TSIG
FR2 CH32 FR3 CH32 FR0 CH1
FR1 CH1
FR2 CH1
FR3 CH1
FR0 CH2
FR1 CH2
FR2 CH2
FR3 CH2
1
1
2
2
BIT DETAIL
FR1 CH32
FR0 CH1
FR1 CH1
FR0 CH2
FR1 CH2
FR1 CH32
FR0 CH1
FR1 CH1
FR0 CH2
FR1 CH2
FR2 CH32 FR3 CH32 FR0 CH1
FR1 CH1
FR2 CH1
FR3 CH1
FR0 CH2
FR1 CH2
FR2 CH2
FR3 CH2
A
B
C/A D/B
A
B C/A D/B
A
B C/A D/B
NOTE 1:
4.096MHz BUS CONFIGURATION.
NOTE 2:
8.192MHz BUS CONFIGURATION.
NOTE 3:
TSYNC IS IN THE INPUT MODE (TCR1.0 = 0).