Document # 001-20559 Rev. *D
265
24.
SAR8 ADC PSoC Block
This chapter briefly discusses the SAR8 ADC PSoC Block and its associated registers. For a complete table of the SAR8
ADC registers, refer to the
“Summary Table of the Analog Registers” on page 217
. For a quick reference of all PSoC registers
in address order, refer to the
Register Details chapter on page 47
24.1
Architectural Description
The CY8C24533, CY8C23533, CY8C23433CY8C24633
include a high performance, configurable 8-bit analog-to-
digital converter (ADC) with eight multiplexed analog input
channels and two inside analog channels. The ADC uses a
successive approximation technique to convert the analog
voltage levels from up to ten different sources. The analog
input channels of the ADC are available at Port 0.
24.1.1
Features
■
Successive approximation functionality support
■
8-bit resolution
■
Eight primary input analog channels and two inside ana-
log channels, which come from two CT blocks
■
Support for right side scale feature when reading con-
version result data. Scale size is programmed as 0 to 6
bits. This feature is useful in digital filter functions.
■
Single conversion
■
Free running conversion
■
Selectable conversion request trigger
■
Programmable sample time
■
Programmable clock divider
■
Cancel/restart feature for running conversions
■
Support to auto align/trigger at any point of PWM, timer,
or counter cycle
■
Automatic entry into low power mode after every conver-
sion in single conversion mode
■
Reference voltage can be pulled out by P1[7]
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...