Document # 001-20559 Rev. *D
161
Section D:
Digital System
The configurable Digital System section discusses the digital components of the PSoC device and the registers associated
with those components. This section encompasses the following chapters:
■
Global Digital Interconnect (GDI) on page 165
■
Array Digital Interconnect (ADI) on page 169
■
Row Digital Interconnect (RDI) on page 171
■
Top-Level Digital Architecture
The figure below displays the top-level architecture of the
PSoC’s digital system. Each component of the figure is dis-
cussed at length in this section.
Digital System Block Diagram
Interpreting the Digital
Documentation
Information in this section covers the CY8C24533,
CY8C23533, CY8C23433CY8C24633 PSoC devices. The
following table lists the resources available for the
CY8C24533, CY8C23533, CY8C23433CY8C24633 (and
related) PSoC devices. While reading the digital system
section, keep in mind the number of digital rows that are in
the CY8C24533, CY8C23533, CY8C23433CY8C24633 is
1.
DIGITAL SYSTEM
To System Bus
Digital Clocks
From Core
Digital PSoC Block Array
To Analog
System
8
Ro
w
I
n
p
u
t
C
o
nf
ig
ur
at
io
n
Ro
w
Ou
tp
u
t
C
o
n
fig
ur
at
io
n
8
8
8
Row 0
DBB00
DBB01
DCB02
DCB03
4
4
GIE[7:0]
GIO[7:0]
GOE[7:0]
GOO[7:0]
Global Digital
Interconnect
Port 3
Port 1
Port 0
Port 2
PSoC Device Characteristics
PSoC Part
Number
Digit
a
l
IO
(
m
a
x
)
Digit
a
l
Ro
ws
Digit
a
l
Bl
ocks
An
a
log
Input
s
An
a
log
O
u
tput
s
An
a
log
Co
lu
mn
s
An
a
log
Bl
ocks
CY8C24x23A
24
1
4
12
2
2
6
CY8C24533
26
1
4
12
2
2
4
a
a. 2 CT, 2 SC, 1 SAR8 ADC.
CY8C23533
26
1
4
12
2
2
4
a
CY8C23433
26
1
4
12
2
2
4
a
CY8C24633
25
1
4
12
2
2
4
b
b. 2 CT, 2 SC, 1 SAR8 ADC.
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...