![Cypress PSoC CY8C23533 Скачать руководство пользователя страница 197](http://html1.mh-extra.com/html/cypress/psoc-cy8c23533/psoc-cy8c23533_technical-reference-manual_2706366197.webp)
Document # 001-20559 Rev. *D
133
1,60h
13.3.8
CLK_CR0
Analog Column Clock Control Register 0
This register is used to select the clock source for an individual analog column.
Each column has two bits that select the column clock input source. The resulting column clock frequency is the selected
input clock frequency divided by four. Note that reserved bits are grayed table cells and are not described in the bit description
section. Reserved bits should always be written with a value of ‘0’. For additional information, refer to the
in the Analog Interface chapter.
3:2
AColumn1[1:0]
Clock selection for column 1.
00b
Variable Clock 1 (VC1)
01b
Variable Clock 2 (VC2)
10b
Analog Clock 0 (ACLK0)
11b
Analog Clock 1 (ACLK1)
1:0
AColumn0[1:0]
Clock selection for column 0.
00b
Variable Clock 1 (VC1)
01b
Variable Clock 2 (VC2)
10b
Analog Clock 0 (ACLK0)
11b
Analog Clock 1 (ACLK1)
Individual Register Names and Addresses:
1,60h
CLK_CR0: 1,60h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
Bit Name
AColumn1[1:0]
AColumn0[1:0]
Bits
Name
Description
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...