122
Document # 001-20559 Rev. *D
x,FFh
13.2.70
CPU_SCR0
System Status and Control Register 0
This register is used to convey the status and control of events for various functions of a PSoC device.
In the table above, note that reserved bits are grayed table cells and are not described in the bit description section. Reserved
bits should always be written with a value of ‘0’. For additional information, refer to the
“Register Definitions” on page 33
Sleep and Watchdog chapter.
7
GIES
Global interrupt enable status. It is recommended that the user read the Global Interrupt Enable Flag
bit from the
. This bit is read only for GIES. Its use is discouraged, as
the Flag register is now readable at address x,F7h (read only).
5
WDRS
Watchdog Reset Status. This bit may not be set by user code; however, it may be cleared by writing it
with a ’0’.
0
No Watchdog Reset occurred.
1
Watchdog Reset occurred.
4
PORS
Power On Reset Status. This bit may not be set by user code; however, it may be cleared by writing it
with a ’0’.
0
Power On Reset has not occurred and watchdog timer is enabled.
1
Set after external reset or Power On Reset.
3
Sleep
Set by the user to enable the CPU sleep state. CPU remains in Sleep mode until any interrupt is
pending.
0
Normal operation.
1
Sleep.
0
STOP
0
M8C is free to execute code.
1
M8C is halted. Can only be cleared by POR or WDR.
Individual Register Names and Addresses:
x,FFh
CPU_SCR0: x,FFh
7
6
5
4
3
2
1
0
Access : POR
R : 0
RC : 0
RC : 1
RW : 0
RW : 0
Bit Name
GIES
WDRS
PORS
Sleep
STOP
Bit
Name
Description
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...