![Cypress PSoC CY8C23533 Скачать руководство пользователя страница 150](http://html1.mh-extra.com/html/cypress/psoc-cy8c23533/psoc-cy8c23533_technical-reference-manual_2706366150.webp)
86
Document # 001-20559 Rev. *D
x,97h
13.2.36
ASCxxCR3
Analog Switch Cap Type C Block Control Register 3
This register is one of four registers used to configure a type C switched capacitor PSoC block.
The register naming convention for arrays of PSoC blocks and their registers is <Prefix>mn<Suffix>, where m=row index,
n=column index; therefore, ASC21CR3 is a register for an analog PSoC block in row 2 column 1. For additional information,
refer to the
“Register Definitions” on page 258
in the Switched Capacitor Block chapter.
7:6
ARefMux[1:0]
Encoding for selecting reference input.
00b
Analog ground is selected.
01b
RefHi input selected.
10b
RefLo input selected.
11b
Reference selection is driven by the comparator. (When output comparator node is set high,
the input is set to RefHi. When set low, the input is set to RefLo.)
5
FSW1
Bit for controlling the FSW1 switch.
0
Switch is disabled.
1
If the FSW1 bit is set to ‘1’, the state of the switch is determined by the AutoZero bit. If the
AutoZero bit is ‘0’, the switch is enabled at all times. If the AutoZero bit is ‘1’, the switch is
enabled only when the Internal PHI2 is high.
4
FSW0
Bit for controlling the FSW0 switch.
0
Switch is disabled.
1
Switch is enabled when PHI1 is high.
3:2 BMuxSC[1:0]
Encoding for selecting B inputs. Note that the available mux inputs vary by individual PSoC block.
For 2 Column Analog PSoC Blocks:
ASC21
00b
ASD11
01b
P2[1]
10b
P2[0]
11b
TrefGND
1:0
PWR[1:0]
Encoding for selecting one of four power levels.
00b
Off
01b
Low
10b
Medium
11b
High
Individual Register Names and Addresses:
x,97h
ASC21CR3 : x,97h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
ARefMux[1:0]
FSW1
FSW0
BMuxSC[1:0]
PWR[1:0]
Bits
Name
Description
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...