68
Document # 001-20559 Rev. *D
0,66h
13.2.20
CMP_CR1
Analog Comparator Bus 1 Register
This register is used to override the analog column comparator synchronization.
By default, the analog comparator bus is synchronized by the column clock and driven to the digital comparator bus for use in
the digital array and the interrupt controller. The CLDIS bits are used to bypass the synchronization. This bypass mode can be
used in power down operation to wake the device out of sleep, as a result of an analog column interrupt. Most devices update
the comparator bus on the rising edge of PHI2.
Use the register table above, in addition to the detailed register bit descriptions below, to determine which bits are reserved
for some smaller PSoC devices. Note that reserved bits are grayed table cells and are not described in the bit description sec-
tion below. Reserved bits should always be written with a value of ‘0’. For additional information, refer to the
in the Analog Interface chapter.
5
CLDIS[1]
Controls the comparator output latch, column 1.
0
Comparator bus synchronization is enabled.
1
Comparator bus synchronization is disabled.
4
CLDIS[0]
Controls the comparator output latch, column 0.
0
Comparator bus synchronization is enabled.
1
Comparator bus synchronization is disabled.
Individual Register Names and Addresses:
0,66h
CMP_CR1: 0,66h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
Bit Name
CLDIS[1]
CLDIS[0]
Bits
Name
Description
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...