
Cypress EZ-USB CX3
EZ-USB® CX3 Technical Reference Manual, Doc. No. 001-91492 Rev. *B
20
1.10.5
CX3_MCLK_CTRL (Register Address: 0x000C)
This register configures the MCLK divider and controls the Image Sensor Reference Clock (MCLK) output
from the MIPI CSI-2 block. Detailed information on calculating the MCLK value is provided in Section
This
register
is
set
by
the
API
and
queried
using
the
API.
BIT
15
14
13
12
11
10
9
8
NAME
MCLK HIGH
BIT
7
6
5
4
3
2
1
0
NAME
MCLK LOW
Register field
Bit
Description
MCLK HIGH
[15:8]
MCLK HIGH Time Count:
HIGH time count for the MCLK divider. See Section
for details on this
field.
MCLK is enabled only if MCLK HIGH and MCLK LOW are non-zero.
MCLK LOW
[7:0]
MCLK LOW Time Count:
LOW Time count for MCLK divider. See Section
for details on this
field.
MCLK Divider = (MCLK HIGH +1) + (MCLK LOW+1)