![Cypress enCoRe V CY7C643 Series Скачать руководство пользователя страница 87](http://html1.mh-extra.com/html/cypress/encore-v-cy7c643-series/encore-v-cy7c643-series_technical-reference-manual_2706365087.webp)
enCoRe™ V CY7C643xx, enCoRe™ V LV CY7C604xx TRM, Document No. 001-32519 Rev *H
87
12.
Regulated I/O
This chapter presents the architecture of the Regulated I/O and its functionality, along with voltage regulator information.
There are no registers associated with the regulated I/O. For a quick reference of all enCoRe V registers in address order,
refer to the
Register Reference chapter on page 163
.
12.1
Architectural Description
The Regulated I/O is an NMOS replica bias voltage regulator. This I/O regulator has two operating ranges. For a chip supply
between 3.1V and 5.5V it can be configured to regulate the I/O output voltage to 3.0V, 2.4V, or 1.8V. For a chip Vdd between
2.4V to 3.0V it can provide regulated output voltage of 1.8V.
Figure 12-1. Regulated I/O Block Diagram
IO
IO
IO
IO
Pass Transistors
Fb
Bg
Replica
Structure
Charge Pump
Bg
Discharge
Ibg
Comparator