enCoRe™ V CY7C643xx, enCoRe™ V LV CY7C604xx TRM, Document No. 001-32519 Rev *H
80
Sleep and Watchdog
Figure 11-2. Wakeup Sequence for the Device
1, 2, 3
1. The duration of Power Good is 3 ILO Cycles.
2. The timing of T0 – T4 is based on the IMO frequency and the settings in the SLP_CFG3 register. For additional information, refer to the
3. The maximum worst-case duration of the wakeup sequence is 263 µs, based on the minimum specified ILO frequency of 19 kHz, the minimum specified IMO
frequency, and the default settings of the SLP_CFG3 register.
Power good
INT
Regulator Enable
Power switches
Enable
Bandgap Enable
POR Enable
IMO Enable
T0
T1
T2
T3
Interrupt
Sample Bandgap
Switch reference
from standby to
BG
Sample POR
T4
BRQ
SLEEP
Enable Flash
Idle_Flash
½ CPU
clock
cycle
PD
10 – 60 µs
3 – 20 µs
1 – 20 µs