296
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
OSC_CR0
1,E0h
13.3.76
OSC_CR0
Oscillator Control Register 0
This register is used to configure various features of internal clock sources and clock nets.
For additional information, refer to the
“Register Definitions” on page 469
in the Digital Clocks chapter.
7
32k Select
0
Internal low precision 32 kHz oscillator
1
External crystal 32.768 kHz oscillator
6
PLL Mode
0
Disabled
1
Enabled. Internal main oscillator is frequency locked to External Crystal Oscillator.
5
No Buzz
0
BUZZ bandgap during power down.
1
Bandgap is always powered even during sleep.
4:3
Sleep[1:0]
Sleep Interval when SLP_EXTEND=0
00b
1.95 ms (512 Hz)
01b
15.6 ms (64 Hz)
10b
125 ms (8 Hz)
11b
1s (1 Hz)
Sleep Interval when SLP_EXTEND=1
00b
2s (1/2 Hz)
01b
4s (1/4 Hz)
10b
8s (1/8 Hz)
11b
16s (1/16 Hz)
2:0
CPU Speed[2:0]
These bits set the CPU clock speed, based on the system clock (SYSCLK). SYSCLK is 24 MHz by
default, but it can optionally be set to 6 MHz on some PSoC devices (see the
), or driven from an external clock.
6 MHz IMO
24 MHz IMO
External Clock
000b
750 kHz
3 MHz
EXTCLK / 8
001b
1.5 MHz
6 MHz
EXTCLK / 4
010b
3 MHz
12 MHz
EXTCLK / 2
011b
6 MHz
24 MHz
EXTCLK / 1
100b
375 kHz
1.5 MHz
EXTCLK / 16
101b
187.5 kHz
750 kHz
EXTCLK / 32
110b
46.9 kHz
187.5 kHz
EXTCLK / 128
111b
23.4 kHz
93.7 kHz
EXTCLK / 256
Individual Register Names and Addresses:
1,E0h
OSC_CR0: 1,E0h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
32k Select
PLL Mode
No Buzz
Sleep[1:0]
CPU Speed[2:0]
Bit
Name
Description
Содержание CY8C28 series
Страница 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Страница 85: ...84 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Main Oscillator IMO ...
Страница 93: ...92 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G External Crystal Oscillator ECO ...
Страница 97: ...96 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Phase Locked Loop PLL ...
Страница 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Страница 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 425: ...424 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Analog Reference ...
Страница 461: ...460 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Two Column Limited Analog System ...
Страница 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Страница 483: ...482 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Multiply Accumulate MAC ...
Страница 513: ...512 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Voltage Reference ...
Страница 523: ...522 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Switch Mode Pump SMP ...
Страница 533: ...532 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G I O Analog Multiplexer ...
Страница 537: ...536 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Real Time Clock RTC ...
Страница 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...