ASY_CR
150
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
0,65h
13.2.23
ASY_CR
Analog Synchronization Control Register
This register is used to control SAR operation, except for the SYNCEN bit which is associated with analog register write stall-
ing.
Note
This does not refer to the dedicated SAR10 ADC
Note that reserved bits are grayed table cells and are not described in the bit description section. Reserved bits should always
be written with a value of ‘0’. For additional information,
see “Register Definitions” on page 400
in the Analog Interface chap-
ter.
6:4
SARCNT[2:0]
Initial SAR count. This field is initialized to the number of SAR bits to process.
Note
Any write to the SARCNT bits, other than ‘0’, will result in a modification of the read back of any
analog register in the analog array. These bits must always be zero, except for SAR processing.
3
SARSIGN
This bit adjusts the SAR comparator based on the type of block addressed. In a DAC configuration
with more than one analog block (more than 6 bits), this bit should be set to ‘0’ when processing the
most significant block. It should be set to ‘1’ when processing the least significant block., because the
least significant block is an inverting input to the most significant block.
2:1
SARCOL[1:0]
The selected column corresponds with the position of the SAR comparator block. Note that the com-
parator and DAC can be in the same block.
00b
Analog Column 0 is the source for SAR comparator.
01b
Analog Column 1 is the source for SAR comparator.
10b
Analog Column 2 is the source for SAR comparator.
11b
Analog Column 3 is the source for SAR comparator.
0
SYNCEN
Set to ‘1’, will stall the CPU until the rising edge of PHI1, if a write to a register within an analog Switch
Cap block takes place.
0
CPU stalling disabled.
1
CPU stalling enabled.
Individual Register Names and Addresses:
0,65h
ASY_CR: 0,65h
4, 2 COLUMN
7
6
5
4
3
2
1
0
Access : POR
W : 0
RW : 0
RW : 0
RW : 0
Bit Name
SARCNT[2:0]
SARSIGN
SARCOL[1:0]
SYNCEN
Bits
Name
Description
Содержание CY8C28 series
Страница 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Страница 85: ...84 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Main Oscillator IMO ...
Страница 93: ...92 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G External Crystal Oscillator ECO ...
Страница 97: ...96 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Phase Locked Loop PLL ...
Страница 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Страница 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 425: ...424 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Analog Reference ...
Страница 461: ...460 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Two Column Limited Analog System ...
Страница 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Страница 483: ...482 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Multiply Accumulate MAC ...
Страница 513: ...512 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Voltage Reference ...
Страница 523: ...522 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Switch Mode Pump SMP ...
Страница 533: ...532 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G I O Analog Multiplexer ...
Страница 537: ...536 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Real Time Clock RTC ...
Страница 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...