background image

ADVANCE

CY14E102L, CY14E102N

2-Mbit (256K x 8/128K x 16) nvSRAM

Cypress Semiconductor Corporation

198 Champion Court

San Jose

,

CA 95134-1709

408-943-2600

Document Number: 001-45755 Rev. *A

 Revised June 27, 2008

Features

15 ns, 20 ns, 25 ns, and 45 ns access times

Internally organized as 256K x 8 (CY14E102L) or 128K x 16 
(CY14E102N)

Hands off automatic STORE

 

on power down with only a small 

capacitor

STORE

 

to QuantumTrap

 

nonvolatile elements initiated by 

software, device pin, or AutoStore

 on power down

RECALL

 

to SRAM initiated by software or power up

Infinite read, write, and recall cycles

200,000 STORE

 

cycles to QuantumTrap

20 year data retention 

Single 5V +10% operation

Commercial and Industrial temperatures

48-pin FBGA, 44 and 54-pin TSOP II packages

Pb-free and RoHS compliance

Functional Description

The Cypress CY14E102L/CY14E102N is a fast static RAM, with
a nonvolatile element in each memory cell. The memory is
organized as 256K words of 8 bits each or 128K words of 16 bits
each. The embedded nonvolatile elements incorporate
QuantumTrap

 

technology, producing the world’s most reliable

nonvolatile memory. The SRAM provides infinite read and write
cycles, while independent nonvolatile data reside in the highly
reliable QuantumTrap cell. Data transfers from the SRAM to the
nonvolatile elements (the STORE operation) takes place
automatically at power down. On power up, data is restored to
the SRAM (the RECALL operation) from the nonvolatile memory.
Both the STORE and RECALL operations are also available
under software control.

   

Note

1. Address A

0

 - A

17

 and Data DQ0 - DQ7 for x8 configuration, Address A

0

 - A

16

 and Data DQ0 - DQ15 for x16 configuration.

A

0

 - A

17

 

Address

WE

OE

CE

V

CC

V

SS

V

CAP

DQ0 - DQ7 

HSB

CY14E102L

BHE

BLE

Logic Block Diagram

[1]

[1]

CY14E102N

[+] Feedback 

Содержание CY14E102L

Страница 1: ...unctional Description The Cypress CY14E102L CY14E102N is a fast static RAM with a nonvolatile element in each memory cell The memory is organized as 256K words of 8 bits each or 128K words of 16 bits each The embedded nonvolatile elements incorporate QuantumTrap technology producing the world s most reliable nonvolatile memory The SRAM provides infinite read and write cycles while independent nonv...

Страница 2: ...ale Notes 2 Address expansion for 4 Mbit NC pin not connected to die 3 Address expansion for 8 Mbit NC pin not connected to die 4 Address expansion for 16 Mbit NC pin not connected to die NC A8 NC NC VSS DQ6 DQ5 DQ4 VCC A13 DQ3 A12 DQ2 DQ1 DQ0 OE A9 CE NC A0 A1 A2 A3 A4 A5 A6 A11 A7 A14 A15 A16 A17 NC NC 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 3...

Страница 3: ...utput lines depending on operation WE Input Write Enable Input Active LOW When selected LOW data on the IO pins is written to the address location latched by the falling edge of CE CE Input Chip Enable Input Active LOW When LOW selects the chip When HIGH deselects the chip OE Input Output Enable Active LOW The active LOW OE input enables the data output buffers during read cycles IO pins are tri s...

Страница 4: ...nce and AutoStore on device power down The AutoStore operation is a unique feature of QuantumTrap technology and is enabled by default on the CY14E102L CY14E102N During a normal operation the device draws current from VCC to charge a capacitor connected to the VCAP pin This stored charge is used by the chip to perform a single STORE operation If the voltage on the VCC pin drops below VSWITCH the p...

Страница 5: ...uence After the tSTORE cycle time is fulfilled the SRAM is activated again for the READ and WRITE operation Software RECALL Transfer the data from the nonvolatile memory to the SRAM with a software address sequence A software RECALL cycle is initiated with a sequence of READ operations in a manner similar to the software STORE initiation To initiate the RECALL cycle the following sequence of CE co...

Страница 6: ...utoStore Enable If the AutoStore function is disabled or re enabled a manual STORE operation hardware or software must be issued to save the AutoStore state through subsequent power down cycles The part comes from the factory with AutoStore enabled Data Protection The CY14E102L CY14E102N protects data from corruption during low voltage conditions by inhibiting all externally initiated STORE and wr...

Страница 7: ...strial 75 70 70 52 mA mA mA ICC2 Average VCC Current during STORE All Inputs Don t Care VCC Max Average current for duration tSTORE 6 mA ICC3 9 AverageVCC Currentat tRC 200 ns 5V 25 C typical WE VCC 0 2 All other I P cycling Dependent on output loading and cycle rate Values obtained without output loads 35 mA ICC4 Average VCAP Current during AutoStore Cycle All Inputs Don t Care VCC Max Average cu...

Страница 8: ...ut Capacitance 7 pF Thermal Resistance The following table lists the thermal resistance parameters 11 Parameter Description Test Conditions 48 FBGA 44 TSOP II 54 TSOP II Unit ΘJA Thermal Resistance Junction to Ambient Test conditions follow standard test methods and procedures for measuring thermal impedance in accordance with EIA JESD51 28 82 31 11 30 73 C W ΘJC Thermal Resistance Junction to Cas...

Страница 9: ... ns tPD 11 tPS Chip Disable to Power Standby 15 20 25 45 ns tDBE Byte Enable to Data Valid 10 10 12 20 ns tLZBE Byte Enable to Output Active 0 0 0 0 ns tHZBE Byte Disable to Output Inactive 7 8 10 15 ns SRAM Write Cycle tWC tWC Write Cycle Time 15 20 25 45 ns tPWE tWP Write Pulse Width 10 15 20 30 ns tSCE tCW Chip Enable To End of Write 15 15 20 30 ns tSD tDW Data Setup to End of Write 5 8 10 15 n...

Страница 10: ...0 70 70 μs Hardware STORE Cycle Parameters Description CY14E102L CY14E102N Unit Min Max tDELAY 22 Time allowed to complete SRAM cycle 1 70 μs tHLHX Hardware STORE pulse width 15 ns Notes 16 tHRECALL starts from the time VCC rises above VSWITCH 17 If an SRAM Write has not taken place since the last nonvolatile cycle no STORE takes place 18 The software sequence is clocked with CE controlled or OE c...

Страница 11: ...and OE Controlled 12 23 25 tRC tAA tOHA ADDRESS DQ DATA OUT DATA VALID ADDRESS tRC CE tACE tLZCE tPD tHZCE OE tDOE tLZOE DATA VALID ACTIVE STANDBY tPU DQ DATA OUT ICC tLZBE tDBE tHZBE HZOE t tHZCE BHE BLE Notes 23 HSB must remain HIGH during READ and WRITE cycles 24 CE or WE must be VIH during address transitions 25 BHE and BLE are applicable for x16 configuration only Feedback ...

Страница 12: ...23 Figure 8 SRAM Write Cycle 2 CE Controlled 13 21 22 23 Switching Waveforms continued tWC tSCE tHA tAW tSA tPWE tSD tHD tHZWE tLZWE ADDRESS CE WE DATA IN DATA OUT DATA VALID HIGH IMPEDANCE PREVIOUS DATA BHE BLE tBW tWC ADDRESS tSA tSCE tHA tAW tPWE tSD tHD CE WE DATA IN DATA OUT HIGH IMPEDANCE DATA VALID BHE BLE tBW Feedback ...

Страница 13: ... STORE RECALL Cycle 19 Switching Waveforms continued VCC VSWITCH tSTORE tSTORE tHRECALL tHRECALL AutoStore POWER UP RECALL Read Write Inhibited STORE occurs only if a SRAM write has happened No STORE occurs without atleast one SRAM write tVCCRISE Note 26 Read and Write cycles are ignored during STORE RECALL and while VCC is below VSWITCH Feedback ...

Страница 14: ...d Software STORE RECALL Cycle 19 Figure 12 Hardware STORE Cycle 22 Figure 13 Soft Sequence Processing 20 21 Switching Waveforms continued tRC tRC ADDRESS 1 ADDRESS 6 ADDRESS tAS tCW tGHAX tSTORE tRECALL DATA VALID DATA VALID HIGH IMPEDANCE CE OE DQ DATA a a a a a a a a a a a a a a tSS tSS Feedback ...

Страница 15: ...BA15XI 51 85128 48 ball FBGA CY14E102N ZSP15XCT 51 85160 54 pin TSOP II Commercial CY14E102N ZSP15XIT 51 85160 54 pin TSOP II Industrial CY14E102N ZSP15XI 51 85160 54 pin TSOP II 20 CY14B102L ZS20XCT 51 85087 44 pin TSOP II Commercial CY14E102L ZS20XIT 51 85087 44 pin TSOP II Industrial CY14E102L ZS20XI 51 85087 44 pin TSOP II CY14E102L BA20XCT 51 85128 48 ball FBGA Commercial CY14E102L BA20XIT 51...

Страница 16: ...SOP II 45 CY14E102L ZS45XCT 51 85087 44 pin TSOP II Commercial CY14E102L ZS45XIT 51 85087 44 pin TSOP II Industrial CY14E102L ZS45XI 51 85087 44 pin TSOP II CY14E102L BA45XCT 51 85128 48 ball FBGA Commercial CY14E102L BA45XIT 51 85128 48 ball FBGA Industrial CY14E102L BA45XI 51 85128 48 ball FBGA CY14E102L ZSP45XCT 51 85160 54 pin TSOP II Commercial CY14E102L ZSP45XIT 51 85160 54 pin TSOP II Indus...

Страница 17: ...l Blank Std Speed 20 20 ns 25 25 ns Data Bus L x8 N x16 Density 102 2 Mb Voltage E 5 0V Cypress NVSRAM 14 Auto Store Software Store Hardware Store Temperature C Commercial 0 to 70 C I Industrial 40 to 85 C Pb Free Package BA 48 FBGA ZS TSOP II P 54 Pin Blank 44 Pin 45 45 ns CY 14 E 102 L ZS P 15 X C T 15 15 ns Feedback ...

Страница 18: ...LANE SEATING PIN 1 I D 44 1 18 517 0 729 0 800 BSC 0 5 0 400 0 016 0 300 0 012 EJECTOR PIN R G O K E A X S 11 735 0 462 10 058 0 396 10 262 0 404 1 194 0 047 0 991 0 039 0 150 0 0059 0 050 0 0020 0 0315 18 313 0 721 10 058 0 396 10 262 0 404 0 597 0 0235 0 406 0 0160 0 210 0 0083 0 120 0 0047 BASE PLANE 0 10 004 22 23 TOP VIEW BOTTOM VIEW 51 85087 A Feedback ...

Страница 19: ...Diagrams continued A 1 A1 CORNER 0 75 0 75 Ø0 30 0 05 48X Ø0 25 M C A B Ø0 05 M C B A 0 15 4X 0 21 0 05 1 20 MAX C SEATING PLANE 0 53 0 05 0 25 C 0 15 C A1 CORNER TOP VIEW BOTTOM VIEW 2 3 4 3 75 5 25 B C D E F G H 6 5 4 6 5 2 3 1 D H F G E C B A 6 00 0 10 10 00 0 10 A 10 00 0 10 6 00 0 10 B 1 875 2 625 0 36 51 85128 D Feedback ...

Страница 20: ...ADVANCE CY14E102L CY14E102N Document Number 001 45755 Rev A Page 20 of 21 Figure 16 54 Pin TSOP II Package Diagrams continued 51 85160 Feedback ...

Страница 21: ... CYPRESS MAKES NO WARRANTY OF ANY KIND EXPRESS OR IMPLIED WITH REGARD TO THIS MATERIAL INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE Cypress reserves the right to make changes without further notice to the materials described herein Cypress does not assume any liability arising out of the application or use of any product or circuit des...

Отзывы: