GR740-UM-DS, Nov 2017, Version 1.7
19
www.cobham.com/gaisler
GR740
2.3
Memory map
The memory map of the internal AHB and APB buses as seen from the processor cores can be seen
below. Software does not need to be aware that a bridge is positioned between the processor and a
peripheral since the address mapping between buses is one-to-one.
Table 7.
AMBA memory map, as seen from processors
Component
Address range
Area
Bus
L2 cache memory area. Covers
SDRAM memory area.
Processor
Slave I/O
0xC0000000 - 0xCFFFFFFF
0xD0000000 - 0xDFFFFFFF
Memory mapped I/O area
Slave I/O
0xE0000000 - 0xEFFFFFFF
Unused. This memory range is occu-
pied on the Debug AHB bus and is
not visible from the processors. A
separate table below shows the map-
ping.
Processor
L2 cache configuration registers
Processor
0xF0400000 - 0xFF7FFFFF
Unused
Processor
Slave I/O
Slave I/O
Unused
Slave I/O
SpaceWire router configuration port
Note: Silicon revision 0 maps the
area 0xFF880000 - 0xFF880FFF.
See section 43.2.23.
Slave I/O
0xFF882000 - 0xFF8FEFFF
Unused
Slave I/O
Slave I/O
Processor
P
B
B
R
I
D
G
E
0
Processor
Processor
General purpose I/O port registers
Processor
Processor
Interrupt controller registers
Processor
Processor
Processor
Processor
Processor
Processor
SpaceWire router AMBA interface 0
Processor
SpaceWire router AMBA interface 1
Processor
SpaceWire router AMBA interface 2
Processor
SpaceWire router AMBA interface 3
Processor
Gigabit Ethernet MAC 0 registers
Processor
Gigabit Ethernet MAC 1 registers
Processor
Processor
Processor
Processor