www
.mcu.com.cn
176
/
239
Rev.
1.00
CMS80F731x Reference Manual
20.7.4
CPHA=1 Transfer Format
The following figure is a timing diagram of the SPI transmission with CPHA = 1. SCLK shows two waveforms: one for
CPOL=0 and one for CPOL=1. Since the SCLK, MISO, and MOSI pins are directly connected between the master and slave,
this diagram can be interpreted as a master or slave timing diagram. The MISO signal is output from the Slave and the MOSI
signal is the host output. The slave selection input of the NSS line is slave; The NSS pin of the host is not displayed, but is
assumed to be invalid. The NSS pin of the host must be high or must be reconfigured to a general-purpose output that does not
affect the SPI.
SCLK
(CPOL=0)
D7
D6
D5
D4
D3
D2
D1
D0
D7
D6
D5
D4
D3
D2
D1
D0
MOSI
MISO
NSS
SCLK
(CPOL=1)