![Cmsemicon BAT32G1 9 Series Скачать руководство пользователя страница 82](http://html1.mh-extra.com/html/cmsemicon/bat32g1-9-series/bat32g1-9-series_user-manual_2627609082.webp)
BAT32G1x9 user manual | Chapter 4 Clock generation circuit
82 / 1149
Rev.1.02
4.3.5
The state register (OSTC) of the oscillation settling time counter
This is a register that represents the oscillation settling time counter count state of the X1 clock. The oscillation
settling time of the X1 clock can be confirmed in the following cases:
•
When the CPU clock is a high-speed internal oscillator clock or a subsystem clock and oscillation of the
X1 clock begins
•
When the CPU clock is a high-speed internal oscillator clock and the X1 clock oscillates is shifted into
deep sleep mode and then exited
OSTC registers can be read via 8-bit memory operation instructions. By the generation of a reset signal, into
deep sleep mode, or the MSTOP bit (bit7 of the Clock Operating State Control Register (CSC)) set to "1", the value
of the register changes to "00H".
Note: The oscillation settling time counter starts counting in the following cases:
• When
the X1
clock begins to oscillate (EXCLK,
OSCSEL=0,
1
MSTOP=0).
• When
deep sleep
mode is exited