BAT32G1x9 user manual | Chapter 7 Timer A
234 / 1149
Rev.1.02
7.3 Controls the registers of timer A
The registers that control timer A are shown in Table 7-3.
Table 7-3
control registers of timer A
Register name
symbol
Peripheral I/O
redirect register
1
PIOR1
Peripheral enable register 1
PER1
The subsystem clock provides a mode control
register
OSMC
Timer A
counts register
0
note
TA0
Timer A
controls register
0
TACR0
Timer AI/O
controls register
0
TAIOC0
Timer A
mode register
0
TAMR0
Timer A
event pin selects register
0
TAISR0
Port register x
Px
Port mode register x
PMx
Note When accessing the TA0
register, the
CPU
does not enter the processing of the next instruction but is in the
waiting state of CPU processing. Therefore, when this wait occurs, the number of clocks executed by the
instruction increases the number of clocks waited. The
number of read and write wait clocks when accessing
the
TA0
register is
1
clock.