AN202
V1.0 | Page 69/73
www.cmostek.com
16.3.3
PORTC4 and PORTC2
The following figure describes the internal circuit architecture of the port, and PC4 and PC2 can be configured
as the following functional ports:
GPIO
RFDAT, that is the TWI data and direct mode data input (only PC4)
RFCLK, that is the clock line of TWI (only PC2)
Comparator output (only PC4, but not available, because it is used to control the RF part)
D
CLK
Q
Q
_
1
0
C2OUT
C2OUT Enable
D
CLK
Q
Q
_
RD
PORTC
RD
TRISC
WR
TRISC
WR
PORTC
Data
Bus
VDD
(Only PC4)
Analog Input
mode
To Comparator
(Only PC0 & PC1)
Figure 16-3. PC4~PC0 Architecture Block Diagram
Содержание CMT2189C
Страница 32: ...AN202 V1 0 Page 32 73 www cmostek com...