WM8940
Rev 4.4
17
CONTROL INTERFACE TIMING
–
3-WIRE MODE
CSB/GPIO
SCLK
SDIN
t
CSL
t
DHO
t
DSU
t
CSH
t
SCY
t
SCH
t
SCL
t
SCS
LSB
t
CSS
Figure 4 Control Interface Timing
– 3-Wire Serial Control Mode
Test Conditions
DCVDD = 1.8V, DBVDD = AVDD = SPKVDD = 3.3V, DGND = AGND = SPKGND = 0V, T
A
= +25
o
C, Slave Mode, fs = 48kHz,
MCLK = 256fs, 24-bit data, unless otherwise stated.
PARAMETER
SYMBOL
MIN
TYP
MAX
UNIT
Program Register Input Information
SCLK rising edge to CSB rising edge
t
SCS
80
ns
SCLK pulse cycle time
t
SCY
200
ns
SCLK pulse width low
t
SCL
80
ns
SCLK pulse width high
t
SCH
80
ns
SDIN to SCLK set-up time
t
DSU
40
ns
SCLK to SDIN hold time
t
DHO
40
ns
CSB pulse width low
t
CSL
40
ns
CSB pulse width high
t
CSH
40
ns
CSB rising to SCLK rising
t
CSS
40
ns
Pulse width of spikes that will be suppressed
t
ps
0
5
ns