
19
27
HSYNC
Horizontal Sync input
28
VSYNC
Vertical Sync input
30 DE
pixel display enable
31 TXCLK
IN
pixel display clock input
32
PWRDWN
LVDS control
37,38,41,42
45,46,47,48
TXOUT+
TXOUT-
4 channels LVDS data signal output
39,40 T
TXCLKOUT-
1 channel LVDS clock signal output
DS90CF383 Block Diagram
2.2.
7 DVI Digital Receiver SiI161B
General
The Si
l
161B receiver uses Panel Link Digital technology to support high-resolution
displays up to UXGA. The Si
l
161B receiver supports up to true color panels (24 bit/pixel,
16.7M colors) in 1 or 2 pixels/clock mode. In addition, the receiver data output is time
staggered to reduce ground bounce that affects EMI. All Panel Link products are
designed on a scaleable CMOS architecture. This ensures support for future
performance requirements while maintaining the same logical interface. With this
scalable architecture, system designers can be assured that the interface will be fixed
through a number of technology and performance generations.
Содержание PT4206
Страница 1: ...1 PDP TELEVISION SERVICE MANUAL MODEL NO PT4206 Please read this manual carefully before service ...
Страница 16: ...16 PW1235 Block Diagram ...
Страница 46: ...46 Annex 1 Ч Е д Н ј ...
Страница 47: ...47 Annex 2 ...
Страница 48: ...48 µ з Ф ґ В Л І Ё Жч Ч й ј ю Д Ъ Б Є µ з Ф ґ П Я Ц ч е Ч й ј ю ґ ј ь е Ч й ј ю е Ч й ј ю ...