
© Cobham Gaisler AB
Kungsgatan 12 | SE-411 19 Goteborg | Sweden
+46 31 7758650 | www.caes.com/gaisler
23
GR-CPCIS-XCKU
Document Data Sheet & User Manual
Feb 2022, Version 1.2
Interface
Signal
FPGA Bank
FPGA Signal
FPGA pin
LA03_P/_N
Bank 24
IO_L2
AV29/AW29
LA04_P/_N
Bank 25
IO_L11
AR37/AT37
LA05_P/_N
Bank 25
IO_L24
AL39/AM39
LA06_P/_N
Bank 25
IO_L17
AM34/AM35
LA07_P/_N
Bank 24
IO_L22
AH28/AJ28
LA08_P/_N
Bank 25
IO_L9
AU37/AV37
LA09_P/_N
Bank 25
IO_L21
AL34/AL35
LA10_P/_N
Bank 25
IO_L23
AK35/AK36
LA11_P/_N
Bank 25
IO_L12
AR38/AT38
LA12_P/_N
Bank 24
IO_L5
AU31/AV31
LA13_P/_N
Bank 25
IO_L18
AN39/AP39
LA14_P/_N
Bank 25
IO_L19
AM36/AM37
LA15_P/_N
Bank 24
IO_L12
AM31/AN31
LA16_P/_N
Bank 25
IO_L10
AT39/AU39
LA17_P/_N
Bank 24
IO_L13
AL30/AM30
LA18_P/_N
Bank 24
IO_L14
AL29/AM29
LA19_P/_N
Bank 24
IO_L4
AU29/AU30
LA20_P/_N
Bank 24
IO_L3
AW30/AW31
LA21_P/_N
Bank 24
IO_L6
AT29/AT30
LA22_P/_N
Bank 24
IO_L7
AN33/AP33
LA23_P/_N
Bank 24
IO_L17
AJ31/AK31
LA24_P/_N
Bank 25
IO_L16
AN38/AP38
LA25_P/_N
Bank 24
IO_L16
AK32/AL32
LA26_P/_N
Bank 25
IO_L20
AL37/AL38
LA27_P/_N
Bank 25
IO_L22
AK37/AK38
LA28_P/_N
Bank 24
IO_L18
AJ33/AJ33
LA29_P/_N
Bank 24
IO_L15
AJ30/AK30
LA30_P/_N
Bank 24
IO_L19
AH29/AJ29
LA31_P/_N
Bank 24
IO_L23
AF29/AG29
LA32_P/_N
Bank 24
IO_L21
AE30/AF30
LA33_P/_N
Bank 24
IO_L24
AE28/AF28
PRSNTN
Bank 25
IO_T3U
AJ39
PWRGOOD
Bank 25
IO_T2U
AP35
FMC-GBIT DP_C2M
Bank 224
TX0_P/_N
AW8/AW7
DP_M2C
Bank 224
RX0_P/_N
AW4/AW3
GC_M2C
Bank 224
REFCLK0_P/_N
AT10/AT9
4.6.6
I2C
Two I2C chains are implemented in the design, as shown in Figure 12.