User Manual
BCM1250/BCM1125/BCM1125H
10/21/02
B r o a d c o m C o r p o r a t i o n
Document
1250_1125-UM100CB-R
Section 4: System Control and Debug Unit
Page
59
T
IMER
R
EGISTERS
Table 23: Watchdog Timer Initial Count Registers
watchdog_timer_init_cnt_0 -
00_1002_0050
watchdog_timer_init_cnt_1 -
00_1002_0150
Bits
Name
Default
Description
22:0
watchdog_timer_init_cnt
23'bx
Watchdog timer initial count register. Sets the watchdog timeout
time in microseconds. This register should only be written when the
timer is disabled. If written when the timer is enabled the results are
UNPREDICTABLE.
63:23
reserved
41'h0
Reserved
Table 24: Watchdog Timer Current Count Registers
watchdog_timer_cnt_0 -
00_1002_0058
watchdog_timer_cnt_1 -
00_1002_0158
READ ONLY
Bits
Name
Default
Description
22:0
watchdog_timer_cnt
23'bx
Watchdog timer current count register. When the counter is enabled
the count decrements every microsecond.
63:23
reserved
41'h0
Reserved
Table 25: Watchdog Timer Configuration Registers
watchdog_timer_cfg_0 -
00_1002_0060
watchdog_timer_cfg_1 -
00_1002_0160
Write clears interrupt
Bits
Name
Default
Description
0
watchdog_timer_enable
1'b0
When this bit is written with a 0 the timer will be disabled. When
this bit is written with a 1 regardless of its previous state the timer
will be loaded from the initial count and start decrementing.
1
reserved
1’b0
Reserved
4:2
reset_type
3'b0
This field sets the type of reset that is generated when the
watchdog times out for the second time. In most situations the
(default) full system reset is the correct behavior, since this will
clear all state.
xx0: Full system reset (Default).
001: SB Soft Reset (full reset retaining
system_cfg
register
value).
011: Reset only CPU 0.
101: Reset only CPU 1.
111: Reset only CPU 0 and CPU 1 (no peripherals).
5
wd_has_reset
1'bx
This bit is reserved prior to PERIPH_REV3.
On PERIPH_REV3 and later it indicates if the watchdog timer has
caused a reset.
Following power up the value of this bit is UNPREDICTABLE.
Whenever this register is written this bit becomes zero.
If the watchdog causes a reset this bit is set.
7:6
reserved
2'b0
Reserved
63:8
notimp
56’bx
Not Implemented.
Содержание BCM1125
Страница 18: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xviii Document 1250_1125 UM100CB R ...
Страница 28: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xxviii Document 1250_1125 UM100CB R ...
Страница 515: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page vii Index Document 1250_1125 UM100CB R ...