User Manual
BCM1250/BCM1125/BCM1125H
10/21/02
B r o a d c o m C o r p o r a t i o n
Document
1250_1125-UM100CB-R
Section 16: Reference Page
445
S e c t i o n 1 6 : R e f e r e n c e
I
NTERNAL
R
EGISTER
A
DDRESSES
BY
F
UNCTION
This section lists the registers and address assignments, per ZBbus agent. In the electronic version of the
document the Table/Page column provides a hyperlink to the table that defines the register.
Note:
The following table details the specific addresses and names of each register. Each register is 1 byte, 2
bytes, 4 bytes or 8 bytes. Registers can be read or written as double-word (8 bytes), word (4 bytes), 2 byte or
signal byte access. Reads that are wider than the defined width or the register will return UNPREDICTABLE
data in the bits that are not defined. The address used to access the register will need to be adjusted if the
system is running in Big Endian mode. See
Section: “Internal Registers” on page 11
for details. Configuration
registers should be mapped in uncacheable space, so transactions will never be wider than 8 bytes (and will
never span more than an single 8 byte aligned range).
Reading registers marked ’Write Only’ will give UNPREDICTABLE results. Writes to ’Read Only’ registers will
be ignored.
Table 311: Internal Register Addresses by Function
Name
Address
Table/
Page
Description
Memory Controller
mc_config_0
00_1005_1100
Channel 0 attributes.
mc_dramcmd_0
00_1005_1120
Channel 0 SDRAM command.
mc_drammode_0
00_1005_1140
Channel 0 SDRAM mode.
mc_timing1_0
00_1005_1160
Channel 0 SDRAM timing 1.
mc_timing2_0
00_1005_1180
Channel 0 SDRAM timing 2.
mc_cs_start_0
00_1005_11a0
Channel 0 CS[3:0] start address.
mc_cs_end_0
00_1005_11c0
Channel 0 CS[3:0] end+1 address.
mc_interleave_0
00_1005_11e0
Channel 0 interleaved CS position.
mc_cs0_row_0
00_1005_1200
Channel 0 CS0 row address bits.
mc_cs0_col_0
00_1005_1220
Channel 0 CS0 column address bits.
mc_cs0_ba_0
00_1005_1240
Channel 0 CS0 bank select.
mc_cs1_row_0
00_1005_1260
Channel 0 CS1 row address bits.
mc_cs1_col_0
00_1005_1280
Channel 0 CS1 column address bits.
mc_cs1_ba_0
00_1005_12a0
Channel 0 CS1 DRAM bank select.
mc_cs2_row_0
00_1005_12c0
Channel 0 CS2 row address bits.
mc_cs2_col_0
00_1005_12e0
Channel 0 CS2 column address bits.
mc_cs2_ba_0
00_1005_1300
Channel 0 CS2 DRAM bank select.
mc_cs3_row_0
00_1005_1320
Channel 0 CS3 row address bits.
mc_cs3_col_0
00_1005_1340
Channel 0 CS3 column address bits.
mc_cs3_ba_0
00_1005_1360
Channel 0 CS3 DRAM bank select.
Содержание BCM1125
Страница 18: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xviii Document 1250_1125 UM100CB R ...
Страница 28: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xxviii Document 1250_1125 UM100CB R ...
Страница 515: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page vii Index Document 1250_1125 UM100CB R ...