User Manual
BCM1250/BCM1125/BCM1125H
10/21/02
B r o a d c o m C o r p o r a t i o n
Document
1250_1125-UM100CB-R
Section 10: Serial Interfaces Page
357
18
rx_eop_seen
Set at the end of any packet transfer. It can be used during polling to determine if any
packets have been transferred since the register was read (regardless of the setting of
the int_pktcnt field).
19
rx_hwm
Set if the high watermark interrupt is raised.
20
rx_lwm
Set if the low watermark interrupt is raised.
21
rx_dscr
Set if the interrupt is triggered by a descriptor with the interrupt on packet end command.
22
rx_derr
Set if the controller ran out of descriptors during a packet reception. The channel will be
stopped. Software must disable and re-enable the channel to clear this fault.
23
reserved
Reserved
24
tx_eop_count
Set if the EOP interrupt was raised as a result of the packet count being reached.
25
tx_eop_timer
Set if the EOP interrupt was raised as a result of the packet timer triggered.
26
tx_eop_seen
Set at the end of any packet transfer. It can be used during polling to determine if any
packets have been transferred since the register was read (regardless of the setting of
the int_pktcnt field).
27
tx_hwm
Set if the high watermark interrupt is raised.
28
tx_lwm
Set if the low watermark interrupt is raised.
29
tx_dscr
Set if the interrupt is triggered by a descriptor with the interrupt on packet end command.
30
tx_derr
Set if the controller ran out of descriptors during a packet transmission. The channel will
be stopped. Software must disable and re-enable the channel to clear this fault.
31
tx_dzero
Set if a descriptor has a packet length of zero. The channel will be stopped. Software
must disable and re-enable the channel to clear this fault.
63:32
notimp
Not implemented.
Table 240: Synchronous Serial Status Register
(Cont.)
ser_status_0 -
00_1006_0588
ser_status_1 -
00_1006_0988
READ ONLY, Read Clears
Bits
Name
Description
Table 241: Serial Status Debug Register
ser_status_debug_0 -
00_1006_05A8
ser_status_debug_1 -
00_1006_09A8
Bits
Name
Default
Description
31:0
status
32’b0
Reading this register gives the same value as reading the
ser_status
register, but does
not have the side effect of clearing the register.
63:32
notimp
32’bx
Not implemented.
Table 242: Serial Interrupt Mask Register
ser_int_mask_0 -
00_1006_0590
ser_int_mask_1 -
00_1006_0990
Bits
Name
Default
Description
31:0
mask
32’b0
Setting a bit in this register enables generation of an interrupt when the corresponding
status bit is set in the
ser_status
register.
63:32
notimp
32’bx
Not implemented.
Содержание BCM1125
Страница 18: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xviii Document 1250_1125 UM100CB R ...
Страница 28: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xxviii Document 1250_1125 UM100CB R ...
Страница 515: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page vii Index Document 1250_1125 UM100CB R ...