BL602/604 Reference Manual
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DSTADDR
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DSTADDR
Bits
Name
Type
Reset
Description
31:0
DSTADDR
R/W
0
DMA Destination address
6.5.32 DMA_C3LLI
Address
:
0x4000c408
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
LLI
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
LLI
RSVD
Bits
Name
Type
Reset
Description
31:2
LLI
R/W
0
First linked list item. Bits [1:0] must be 0.
1:0
RSVD
6.5.33 DMA_C3Control
Address
:
0x4000c40c
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
I
PROT
DI
SI
RSVD
DWIDTH
SWIDTH
DBSIZE
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DBSIZE
SBSIZE
TRANSIZE
Bits
Name
Type
Reset
Description
31
I
R/W
0
Terminal count interrupt enable bit. It controls whether the
current LLI is expected to trigger the terminal count inter-
rupt.
30:28
PROT
R/W
0
Protection.
27
DI
R/W
1
Destination increment. When set, the Destination address
is incremented after each transfer.
BL602/604 Reference Manual
92/ 195
@2020 Bouffalo Lab