Camera Control Registers
CON10 Register
Version G.5
BitFlow, Inc.
NEO-8-53
ACPL
R/W, CON10[16..0], Alta, Karbon-CL, Karbon-CXP, Neon, R64
This register defines the Active Clocks Per Line of the horizontal acquisition window.
Let’s assume for example a single tap camera with 2K pixels per line. If we want to
acquire 400 pixels per line, the ACLP will be programmed to 400. For a 2-tap odd-
even pixels camera, with 2K pixels per line, to acquire 400 pixels the ACLP will be pro-
grammed with the value 200, as for every clock the camera supplies two pixels.
FORMAT
RO, CON10[21..17], Alta, Karbon-CL, Neon, R64
This register defines the camera(s) format in terms of taps and scanning architecture.
For every FORMAT there is an associated firmware that is downloaded in the FPGAs.
The firmware is identified in the camera file by the FORMAT.
FORMAT Firmware
Name
Format
Description
0 (00000b)
MUX
1 tap cameras
1 (00001b)
MUX_2TOEP
2 taps, odd-even pixels
2 (00010b)
MUX_2TOEL
2 taps, odd-even lines
3 (00011b)
MUX_2TS
2 taps, segmented
4 (00100b)
MUX_2TS1RI
2 taps, segmented, right inverted
5 (00101b)
MUX_4TS
4 taps, segmented
6 (00110b)
MUX_4T2S2RIOEP
4 taps, odd-even pixels, right taps inverted
7 (00111b)
MUX_4TQ2RI2BU
4 quads, right quads inverted, bottom
quads upside down
8 (01000b)
MUX_2CAM
2 cameras: 1 tap each
9 (01001b)
MUX_2CAM_2TOEP
2 cameras: 2 taps, odd-even pixels
10 (01010b)
MUX_2CAM_2TS1RI
2 cameras: 2 taps, segmented, right-
inverted
11 (01011b)
MUX_2CAM_2TS
2 cameras: 2 taps, segmented
12 (01100b)
MUX_2CAM_2TOEL
2 cameras: 2 taps, odd-even lines
13 (01101b)
MUX_8TS
8 taps, segmented
14 (01110b)
MUX_BAY
Bayer decoder, 1 tap 8 bit
15 (01111b)
MUX_BAY_OE
Bayer decoder, 2 taps, odd-even pixels
16 (10000b)
MUX_BAY_2TS
Bayer decoder, 2 taps, segmented
17 (10001b)
MUX_4WI
4 taps, 4-way interleaved
18 (10010b)
MUX_2TOEPI
2 taps, odd-even pixels, both inverted
19 (10011b)
MUX_1TI
1 tap, inverted
20 (10100b)
MUX_8WI
8 taps, 8-way interleaved
Содержание NEO-PCE-CLB
Страница 8: ... TOC 6 BitFlow Inc Version ...
Страница 22: ...Virtual vs Hardware Frame Grabbers The Neon NEO 1 12 BitFlow Inc Version G 5 ...
Страница 64: ...NTG Control Registers The Neon NEO 3 6 BitFlow Inc Version G 5 ...
Страница 90: ...PoCL Control Registers The Neon NEO 6 6 BitFlow Inc Version G 5 ...
Страница 266: ...Power Consumption The Neon NEO 12 6 BitFlow Inc Version G 5 ...
Страница 294: ...NEO PCE DIF I O Connector Pinout P3 The Neon NEO 13 28 BitFlow Inc Version G 5 ...
Страница 300: ...Index BitFlow Inc ...