
www.austriamicrosystems.com
Revision 1.10
65 - 86
AS3542 3v2
Data Sheet, Strictly Confidential - R e g i s t e r D e f i n i t i o n
Table 62. PVDD2 Register
Name
Base
Default
PVDD2
2-wire serial
00h
Offset: 18h-2
PVDD2 Control Register
This is an extended register and needs to be enabled by writing 010b to Reg. 1Ch first.
This register is reset at a AVDD27-POR.
Bit
Bit Name
Default
Access
Bit Description
7
PVDD2_OFF
0
R/W
Switches off PVDD2 regulator
0: normal mode
1: PVDD1 switched off
6
-
0
n/a
5
PRG_PVDD2
0
R/W
Selects the output voltage control mode for PVDD2
0: PVDD2 is in default mode controlled by pin VPRG2
1: PVDD2 is register controlled (Reg. 18-2h)
4:0
VSEL_PVDD2<4:0>
00000
R/W
Sets the LDO output voltage in register control mode (default
voltage of the regulator is selcted by pin VPRG2)
0x00-0x0F: 1.2V+VSEL*50mV ->(1.2V - 1.95V)
0x10-0x1F: 2.0V + (VSEL-0x10)*100mV -> (2.0V-3.5V)
Table 63. AVDD27 Register
Name
Base
Default
AVDD27
2-wire serial
00h
Offset: 18h-6
AVDD27 Control Register
This is an extended register and needs to be enabled by writing 110b to Reg. 1Ch first.
This register is reset at a AVDD27-POR.
Bit
Bit Name
Default
Access
Bit Description
7
-
0
n/a
6
-
0
n/a
5
PRG_AVDD27
0
R/W
Selects the output voltage control mode for AVDD27
0: AVDD27 is in default mode (2.7V)
1: AVDD27 is register controlled (Reg. 18-6h)
5
-
0
n/a
3:0
VSEL_AVDD27<3:0>
0000
R/W
Sets the LDO output voltage in register control mode (default
voltage of the regulator is 2.7V)
0x0-0x2: 2.3V
0x3-0xF: 2.0V + VSEL*100mV -> (2.3V-3.5V)