20.5. Product Dependencies
In order to use this peripheral, other parts of the system must be configured correctly, as described below.
20.5.1. I/O Lines
Not applicable.
20.5.2. Clocks
The PM bus clock (CLK_PM_APB) can be enabled and disabled in the Main Clock module. If this clock is
disabled, it can only be re-enabled by a system reset.
20.5.3. DMA
Not applicable.
20.5.4. Interrupts
The interrupt request line is connected to the interrupt controller. Using the PM interrupt requires the
interrupt controller to be configured first.
Related Links
Nested Vector Interrupt Controller
on page 44
20.5.5. Events
Not applicable.
20.5.6. Debug Operation
When the CPU is halted in debug mode, the PM continues normal operation. If standby sleep mode is
requested by the system while in debug mode, the power domains are not turned off. As a consequence,
power measurements while in debug mode are not relevant.
If Backup sleep mode is requested by the system while in debug mode, the core domains are kept on,
and the debug modules are kept running to allow the debugger to access internal registers. When exiting
the backup mode upon a reset condition, the core domains are reset except the debug logic, allowing
users to keep using their current debug session.
Hot plugging in standby mode is supported.
Cold or Hot plugging in OFF or Backup mode is not supported.
20.5.7. Register Access Protection
Registers with write-access can be write-protected optionally by the peripheral access controller (PAC).
PAC Write-Protection is not available for the following registers:
•
Interrupt Flag register (INTFLAG). Refer to
for details
Optional PAC Write-Protection is denoted by the "PAC Write-Protection" property in each individual
register description.
Write-protection does not apply to accesses through an external debugger.
Related Links
PAC - Peripheral Access Controller
on page 50
20.5.8. Analog Connections
Not applicable.
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
189