403
32072H–AVR32–10/2012
AT32UC3A3
20.8
Module configuration
The specific configuration for each GPIO instance is listed in the following tables.The module
bus clocks listed here are connected to the system bus clocks according to the table in the Sys-
tem Bus Clock Connections section.
The reset values for all GPIO registers are zero with the following exceptions:
Table 20-2.
Module configuration
Feature
GPIO
Number of GPIO ports
4
Number of peripheral functions
4
Table 20-3.
Module clock name
Module name
Clock name
GPIO
CLK_GPIO
Table 20-4.
Register Reset Values
Port
Register
Reset Value
0
GPER
0xFFFFFFFF
0
GFER
0xFFFFFFFF
1
GPER
0xFFFFFFFF
1
GFER
0xFFFFFFFF
2
GPER
0xFFFFFFFF
2
GFER
0xFFFFFFFF
3
GPER
0x00007FFF
3
GFER
0x00007FFF
Содержание AT32UC3A3128
Страница 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Страница 260: ...260 32072H AVR32 10 2012 AT32UC3A3 5 2560 3071 6 3072 3583 7 3584 4095 Bit Index n Sector Boundaries...
Страница 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Страница 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Страница 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...