![ARTERY AT32WB415 Series Скачать руководство пользователя страница 111](http://html1.mh-extra.com/html/artery/at32wb415-series/at32wb415-series_reference-manual_2977599111.webp)
AT32WB415
Series Reference Manual
2022.04.13
Page 111
Ver 2.00
9.4.6
DMA channel-x memory address register
(DMA_CxMADDR) (x = 1
…
7)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31: 0
MADDR
0x0000 0000 rw
Memory base address
Memory address is the source or destination of data
transfer.
Note: The register can only be written when the CHEN bit
in the corresponding channel is set 0.
9.4.7
DMA channel source register (DMA_SRC_SEL0)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31: 24 CH4_SRC
0x00
rw
CH4 source select
When DMA_FLEX_EN=1, channel 4 is selected by the
CH4_SRC. Refer to
Section 9.3.8
Bit 23: 16 CH3_SRC
0x00
rw
CH3 source select
When DMA_FLEX_EN=1, channel 3 is selected by the
CH3_SRC. Refer to
Section 9.3.8
Bit 15: 8
CH2_SRC
0x00
rw
CH2 source select
When DMA_FLEX_EN=1, channel 2 is selected by the
CH2_SRC. Refer to
Section 9.3.8
Bit 7: 0
CH1_SRC
0x00
rw
CH1 source select
When DMA_FLEX_EN=1, channel 1 is selected by the
CH1_SRC. Refer to
Section 9.3.8
9.4.8
DMA channel source register1 (DMA_SRC_SEL1)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31: 25 Reserved
0x00
resd
Kept at its default value.
Bit 24
DMA_FLEX_EN
0x00
rw
DMA flexible mapping mode selection
0: Fixed mapping mode
1: Flexible mappingmode
Bit 23: 16 CH7_SRC
0x00
rw
CH7 source select
When DMA_FLEX_EN=1, channel 7 is selected by the
CH7_SRC. Refer to
Section 9.3.8
Bit 15: 8
CH6_SRC
0x00
rw
CH6 source select
When DMA_FLEX_EN=1, channel 6 is selected by the
CH6_SRC. Refer to
Section 9.3.8
Bit 7: 0
CH5_SRC
0x00
rw
CH5 source select
When DMA_FLEX_EN=1, channel 5 is selected by the
CH5_SRC. Refer to
Section 9.3.8