![ARTERY AT32F435 Series Скачать руководство пользователя страница 690](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592690.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 690
Rev 2.03
Bit 11
FDTF2
0x0
ro
Stream2 full data transfer complete interrupt flag
Bit 10
HDTF2
0x0
ro
Stream2 half transfer complete interrupt flag
Bit 9
DTERRF2
0x0
ro
Stream2 transfer error interrupt flag
Bit 8
DMERRF2
0x0
ro
Stream2 direct mode error interrupt flag
Bit 7
Reserved
0x0
ro
Kept at its default value.
Bit 6
FERRF2
0x0
ro
Stream2 fifo error interrupt flag
Bit 5
FDTF1
0x0
ro
Stream1 full data transfer complete interrupt flag
Bit 4
HDTF1
0x0
ro
Stream1 half data transfer complete interrupt flag
Bit 3
DTERRF1
0x0
ro
Stream1 transfer error interrupt flag
Bit 2
DMERRF1
0x0
ro
Stream1 direct mode error interrupt flag
Bit 1
Reserved
0x0
ro
Kept at its default value.
Bit 0
FERRF1
0x0
ro
Stream1 fifo error interrupt flag
29.5.2 DMA status register 2 (DMA_STS2)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31
: 28 Reserved
0x0
resd
Kept at its default value.
Bit 27
FDTF8
0x0
ro
Stream6 full data transfer complete interrupt flag
Bit 26
HDTF8
0x0
ro
Stream8 half transfer complete interrupt flag
Bit 25
DTERRF8
0x0
ro
Stream8 transfer error interrupt flag
Bit 24
DMERRF8
0x0
ro
Stream8 direct mode error interrupt flag
Bit 23
Reserved
0x0
ro
Kept at its default value.
Bit 22
FERRF8
0x0
ro
Stream8 fifo error interrupt flag
Bit 21
FDTF7
0x0
ro
Stream7 full data transfer complete interrupt flag
Bit 20
HDTF7
0x0
ro
Stream7 half data transfer complete interrupt flag
Bit 19
DTERRF7
0x0
ro
Stream7 transfer error interrupt flag
Bit 18
DMERRF7
0x0
ro
Stream7 direct mode error interrupt flag
Bit 17
Reserved
0x0
ro
Kept at its default value.
Bit 16
FERRF7
0x0
ro
Stream7 fifo error interrupt flag
Bit 15
: 12 Reserved
0x0
resd
Kept at its default value.
Bit 11
FDTF6
0x0
ro
Stream6 full data transfer complete interrupt flag