![ARTERY AT32F435 Series Скачать руководство пользователя страница 685](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592685.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 685
Rev 2.03
21
I2C3_TX
53
TMR8_OVERFLOW 85
reserved
117
UART7_TX
22
reserved
54
TMR8_TRIG
86
TMR20_CH1
118
UART8_RX
23
reserved
55
TMR8_HALL
87
TMR20_CH2
119
UART8_TX
24
USART1_RX
56
TMR2_CH1
88
TMR20_CH3
120
reserved
25
USART1_TX
57
TMR2_CH2
89
TMR20_CH4
121
reserved
26
USART2_RX
58
TMR2_CH3
90
TMR20_OVERFLOW 122
reserved
27
USART2_TX
59
TMR2_CH4
91
reserved
123
reserved
28
USART3_RX
60
TMR2_OVERFLOW 92
reserved
124
reserved
29
USART3_TX
61
TMR3_CH1
93
TMR20_TRIG
125
reserved
30
UART4_RX
62
TMR3_CH2
94
TMR20_HALL
126
TMR2_TRIG
31
UART4_TX
63
TMR3_CH3
95
reserved
127
reserved
32
UART5_RX
64
TMR3_CH4
96
reserved
Table 29-4 DMAMUX EXINT LINE for trigger input and synchronized input
EXINT
LINE
Source
EXINT
LINE
Source
EXINT
LINE
Source
EXINT
LINE
Source
0
exint_gpio[0]
8
exint_gpio[8]
16
DMA_MUXevt1 24
reserved
1
exint_gpio[1]
9
exint_gpio[9]
17
DMA_MUXevt2 25
reserved
2
exint_gpio[2]
10
exint_gpio[10]
18
DMA_MUXevt3 26
reserved
3
exint_gpio[3]
11
exint_gpio[11]
19
DMA_MUXevt4 27
reserved
4
exint_gpio[4]
12
exint_gpio[12]
20
DMA_MUXevt5 28
reserved
5
exint_gpio[5]
13
exint_gpio[13]
21
DMA_MUXevt6 29
reserved
6
exint_gpio[6]
14
exint_gpio[14]
22
DMA_MUXevt7 30
reserved
7
exint_gpio[7]
15
exint_gpio[15]
23
DMA_MUXevt8 31
reserved
29.4.2 DMAMUX overflow interrupts
During DMAMUX request generation, when a new trigger input occurs before the GREQCNT underflows,
the TRGOVFx bit will be set in the DMA_MUXGSTS register. It is cleared by setting TRGOVFCx=1 in
the DMA_MUXGCLR register. An interrupt will be generated if the interrupt enable bit TRGOVIEN is set
in the DMA_MUXGxCTRL register.
In DMAMUX synchronous mode, when a new synchronized input occurs before the REQCNT underflows,
the SYNCOVFx bit will be set in the DMA_MUXSYNCSTS register. It is cleared by setting the
SYNCOVFCx bit in the DMA_MUXSYNCCLR register. An interrupt will be generated if the interrupt
enable bit SYNCOVIEN is set in the DMA_MUXSxCTRL register.
Figure 29-12
DMAMUX synchronized mode