![ARTERY AT32F435 Series Скачать руководство пользователя страница 671](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592671.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 671
Rev 2.03
Bit 0
TXFIFORDY
0x1
ro
TxFIFO ready status
When the TxFIFO is ready, it indicates that the TxFIFO will
get empty so that data can be transmitted into it until it
becomes full.
28.4.8 Control register 2 (CTRL2)
No-wait states, accessible by bytes, half words and words.
Bit
Register
Reset value
Type
Description
Bit 31: 14 Reserved
0x0000 0
resd
Kept at its default value.
Bit 13: 12 RXFIFO THOD
0x0
rw
This field is used to program the level value to trigger
RxFIFO threshold interrupt for DMA handshake mode. The
value is in terms of word.
The trigger value is the data in the RxFIFO.
00: 8 WORD
01: 16 WORD
10: 24 WORD
11: Reserved
Bit 11: 10 Reserved
0x0
resd
Kept at its default value.
Bit 9: 8
TXFIFO THOD
0x0
rw
This field is used to program the level value to trigger
TxFIFO threshold interrupt for DMA handshake mode. The
value is in terms of word.
The trigger value is the data in the TxFIFO.
00: 8 WORD
01: 16 WORD
10: 24 WORD
11: Reserved
Bit 7: 2
Reserved
0x00
resd
Kept at its default value.
Bit 1
CMDIE
0x0
rw
Command complete Interrupt enable
0: Command complete Interrupt disabled
1: Command complete Interrupt enabled
Bit 0
DMAEN
0x0
rw
DMA enable
Note: This bit must be disabled before moving from
command-based slave port to XIP port.
28.4.9 Command status register (CMDSTS)
No-wait states, accessible by bytes, half words and words.
Bit
Register
Reset value
Type
Description
Bit 31: 1
Reserved
0x0000 0000 resd
Kept at its default value.
Bit 0
CMDSTS
0x0
rw1c
Command complete status
Set at the end of a command.
28.4.10 Read status register (RSTS)
No-wait states, accessible by bytes, half words and words.
Bit
Register
Reset value
Type
Description
Bit 31: 1
Reserved
0x0000 00
resd
Kept at its default value.
Bit 7: 0
SPISTS
0x00
ro
SPI Read status
The host sends a read SPI Flash status command and
stores the returned data in this register. By reading it, the
user can check the status of SPI Flash.