![ARTERY AT32F435 Series Скачать руководство пользователя страница 670](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592670.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 670
Rev 2.03
Bit 18: 16 BUSY
0x0
rw
Busy bit of SPI status
The host polls this busy bit and remains in hardware read
state.
000~111: bit 0~bit7
Bit 15: 9
Reserved
0x00
resd
Kept at its default value.
Bit 8
ABORT
0x0
rw
Refresh all commands/FIFOs and reset state machine
When an Abort even occurs, this bit must be written (This
bit is automatically cleared to 0).
Bit 7
XIPIDLE
0x1
ro
XIP port idle status
0: XIP port is busy
1: XIP port is idle
Bit 6: 5
Reserved
0x0
resd
Kept at its default value.
Bit 4
SCKMODE
0x0
rw
Sckout mode
0: For mode 0, sck_out is low in idle state, with data
capture on the first edge
1: For mode 3, sck_out is high in idle state, with data
capture on the second edge
Bit 3
Reserved
0x0
resd
Kept at its default value.
Bit 2: 0
CLKDIV
0x3
rrw
Clk divider
000: Divided by 2
001: Divided by 4
010: Divided by 6
011: Divided by 8
100: Divided by 3
101: Divided by 5
110: Divided by 10
111: Divided by 12
28.4.6 AC timing register (ACTR)
No-wait states, accessible by bytes, half words and words.
Bit
Register
Reset value
Type
Description
Bit 31: 4
Reserved
0x0000 000
resd
Kept at its default value.
Bit 3: 0
CSDLY
0xF
rw
cs delay
Indicates the time from inactive cs to active us, meaning a
timing from high to low. Refer to the corresponding
specification for more information.
The value is in terms of sck_out period, which is 16
sck_out period by default.
0000~1111: 1 period~16 periods
28.4.7 FIFO status register (FIFOSTS)
No-wait states, accessible by bytes, half words and words.
Bit
Register
Reset value
Type
Description
Bit 31: 2
Reserved
0x0000 0000 resd
Kept at its default value.
Bit 1
RXFIFORDY
0x0
ro
RxFIFO ready status
When this bit is set, it indicates the following:
1: RxFIFO full
2: The remaining data in the RxFIFO is less than the depth
of RxFIFO, but it is the last data.