![ARTERY AT32F435 Series Скачать руководство пользователя страница 654](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592654.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 654
Rev 2.03
Figure 27-18 YUV422 format to Y8 (Y-only) format
PCDC = 1, PCDS = 0
For YUV422 (YUYV) to Y8
PCDC = 1, PCDS = 1
For YUV422 (UYVY) to Y8
...
...
Y0
U0
Y1
V0
Y2
U1
Y3
V1
...
...
U0
Y0
V0
Y1
U1
Y2
V1
Y3
Y0
Y1
Y2
Y3
...
...
Y0
Y1
Y2
Y3
...
...
27.8 Registers
Table 27-5 shows the DVP register map and its reset values.
The peripheral registers can be accessed by words (32-bit).
Table 27-5 DVP register map and reset values
Register
Offset
Reset value
DVP_CTRL
0x000
0x0000 0000
DVP_STS
0x004
0x0000 0000
DVP_ESTS
0x008
0x0000 0000
DVP_IENA
0x00C
0x0000 0000
DVP_ISTS
0x010
0x0000 0000
DVP_ICLR
0x014
0x0000 0000
DVP_SCR
0x018
0x0000 0000
DVP_SUR
0x01C
0x0000 0000
DVP_CWST
0x020
0x0000 0000
DVP_CWSZ
0x024
0x0000 0000
DVP_DT
0x028
0x0000 0000
DVP_ACTRL
0x040
0x0000 0000
DVP_HSCF
0x048
0x0000 0000
DVP_VSCF
0x04C
0x0000 0000
DVP_FRF
0x050
0x0000 0000
DVP_BTH
0x054
0x0000 0000
27.8.1 DVP control register (DVP_CTRL)
Bit
Register
Reset value
Type
Description
Bit 31: 21 Reserved
0x000
resd
Kept at its default value.
Bit 20
LCDS
0x0
rw
Basic line capture/drop selection
0: Capture the first line and drop the next
1: Drop the first line and capture the next
This register is valid when the LCDC=1 is asserted.
Bit 19
LCDC
0x0
rw
Basic line capture/drop control
0: All frames are captured or use enhanced image scaling
resize feature