![ARTERY AT32F435 Series Скачать руководство пользователя страница 536](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592536.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 536
Rev 2.03
24.7.1.3 SRAM/NOR Flash chip select timing register x (x=1,2,3,4)
Accessed by words.
Bit
Register
Reset value
Type
Description
Bit 31: 30 Reserved
0x0
resd
Kept at its default value.
Bit 29: 28 ASYNCM
0x0
rw
Asynchronous mode
This field is valid only when the RWTD bit is enabled.
00: Mode A
01: Mode B
10: Mode C
11: Mode D
Bit 27: 24 DTLAT
0xF
rw
Data latency
This field is valid only in synchronous mode.
0000: 0 XMC_CLK cycle is inserted
0001: 1 additional XMC_CLK cycle is inserted
……
1111: 15 additional XMC_CLK cycles are inserted
Bit 23: 20 CLKPSC
0xF
rw
Clock prescaler
This field is valid only in synchronous mode. It defines the
frequency of the XMC_CLK clock.
0000: Reserved
0001: XMC_CLK cycle= 2 x HCLK clock cycles
0010: XMC_CLK cycle =3 x HCLK clock cycles
……
1111: XMC_CLK cycle = 6 x HCLK cycles
Bit 19: 16 BUSLAT
0xF
rw
Bus latency
To avoid data bus conflict, a latency is inserted on the data
bus after one read operation in multiplexed or
synchronous mode.
0000: 1 HCLK cycle is inserted
0001: 2 HCLK cycles are inserted
……
1111: 16 HCLK cycles are inserted
Bit 15: 8
DTST
0xFF
rw
Data setup time
0000: 0 HCLK cycle is inserted
0001: 1 additional HCLK cycle is inserted
……
1111: 15 additional HCLK cycles are inserted
Bit 7: 4
ADDRHT
0xF
rw
Address-hold time
0000: 0 HCLK cycle is inserted
0001: 1 additional HCLK cycle is inserted
……
1111: 15 additional HCLK cycles are inserted
Bit 3: 0
ADDRST
0xF
rw
Address setup time
0000: 0 HCLK cycle is inserted
0001: 1 additional HCLK cycle is inserted
……
1111: 15 additional HCLK cycles are inserted
24.7.1.4 SRAM/NOR Flash write timing register x (x=1,2,3,4)
Accessed by words.
Bit
Register
Reset value
Type
Description
Bit 31: 30 Reserved
0x0
resd
Kept at its default value.
Bit 29: 28 ASYNCM
0x0
rw
Asynchronous mode
This field is valid only when the RWTD bit is enabled.
00: Mode A
01: Mode B
10: Mode C
11: Mode D
Bit 27: 20 Reserved
0xFF
resd
Kept at its default value.
Bit 19: 16 BUSLAT
0xF
rw
Bus latency
To avoid data bus conflict, a latency is inserted on the data