![ARTERY AT32F435 Series Скачать руководство пользователя страница 394](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592394.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 394
Rev 2.03
DAC_D1ODT register.
19.5.3 DAC1 12-bit right-aligned data holding register (DAC_
D1DTH12R)
Bit
Register
Reset value
Type
Description
Bit 31: 12 Reserved
0x00000
resd
Kept at its default value
Bit 11: 0
D1DT12R
0x000
rw
DAC1 12-bit right-aligned data
19.5.4 DAC1 12-bit left-aligned data holding register (DAC_
D1DTH12L)
Bit
Register
Reset value
Type
Description
Bit 31: 16 Reserved
0x0000
resd
Kept at its default value
Bit 15: 4
D1DT12L
0x000
rw
DAC1 12-bit left-aligned data
Bit 3: 0
Reserved
0x0
resd
Kept at its default value
19.5.5 DAC1 8-bit right-aligned data holding register (DAC_
D1DTH8R)
Bit
Register
Reset value
Type
Description
Bit 31: 8
Reserved
0x000000
resd
Kept at its default value
Bit 7: 0
D1DT8R
0x00
rw
DAC1 8-bit right-aligned data
19.5.6 DAC2 12-bit right-aligned data holding register (DAC_
D2DTH12R)
Bit
Register
Reset value
Type
Description
Bit 31: 12 Reserved
0x00000
resd
Kept at its default value
Bit 11: 0
D2DT12R
0x000
rw
DAC2 12-bit right-aligned data
19.5.7 DAC2 12-bit left-aligned data holding register (DAC_
D2DTH12L)
Bit
Register
Reset value
Type
Description
Bit 31: 16 Reserved
0x0000
resd
Kept at its default value
Bit 15: 4
D2DT12L
0x000
rw
DAC2 12-bit left-aligned data
Bit 3: 0
Reserved
0x0
resd
Kept at its default value
19.5.8 DAC2 8-bit right-aligned data holding register (DAC_
D2DTH8R)
Bit
Register
Reset value
Type
Description
Bit 31: 8
Reserved
0x000000
resd
Kept at its default value
Bit 7: 0
D2DT8R
0x00
rw
DAC2 8-bit right-aligned data
19.5.9 Dual DAC 12-bit right-aligned data holding register (DAC_
DDTH12R)
Bit
Register
Reset value
Type
Description
Bit 31: 28 Reserved
0x0
resd
Kept at its default value
Bit 27: 16 DD2DT12R
0x000
rw
DAC2 12-bit right-aligned data
Bit 15: 12 Reserved
0x0
resd
Kept at its default value
Bit 11: 0
DD1DT12R
0x000
rw
DAC1 12-bit right-aligned data