AT32F425
Series Reference Manual
2022.03.30
Page 47
Ver 2.01
3.7.1
Power control register (PWC_CTRL)
Bit
Name
Reset value
Type
Description
Bit 31: 9
Reserved
0x000000
resd
Kept at its default value.
Bit 8
BPWEN
0x0
rw
Battery powered domain write enable
0: Disabled
1: Enabled
Note:
After reset, ERTC is write protected. To write, this bit must
be set.
Bit 7: 5
PVMSEL
0x0
rw
Power voltage monitoring boundary select
000: Unused, not configurable
001: 2.3 V
010: 2.4 V
011: 2.5 V
100: 2.6 V
101: 2.7 V
110: 2.8 V
111: 2.9 V
Bit 4
PVMEN
0x0
rw
Power voltage monitoring enable
0: Disabled
1: Enabled
Bit 3
CLSEF
0x0
wo
Clear SEF flag
0: No effect
1: Clear the SEF flag
Note: This bit is cleared by hardware after clearing the SEF
flag. Reading this bit at any time will return all zero.
Bit 2
CLSWEF
0x0
wo
Clear SWEF flag
0: No effect
1: Clear the SWEF flag
Note:
Clear the SWEF flag after two system clock cycles.
This bit is cleared by hardware after clearing the SWEF
flag. Reading this bit at any time will return all zero.
Bit 1
LPSEL
0x0
rw
Low power mode select when Cortex™-M4F sleepdeep
0: Enter DEEPSLEEP mode
1: Enter Standby mode
Bit 0
VRSEL
0x0
rw
LDO state select in deepsleep mode
0: Enabled
1: Low-power consumption mode
3.7.2
Power control/status register (PWC_CTRLSTS)
Bit
Name
Reset value
Type
Description
Bit 31: 15 Reserved
0x000000
resd
Kept at its default value.
Bit 14
SWPEN7
0x0
rw
Standby wake-up pin7 enable
0: Disabled (this pin is used for general-purpose I/O)
1: Enabled (this pin is forced in input pull-down mode, and
no longer used for general-purpose I/O)
Note: This bit is cleared by hardware after system reset.
Bit 13
SWPEN6
0x0
rw
Standby wake-up pin6 enable
0: Disabled (this pin is used for general-purpose I/O)
1: Enabled (this pin is forced in input pull-down mode, and
no longer used for general-purpose I/O)
Note: This bit is cleared by hardware after system reset.
Bit 12
SWPEN5
0x0
rw
Standby wake-up pin5 enable
0: Disabled (this pin is used for general-purpose I/O)
1: Enabled (this pin is forced in input pull-down mode, and
no longer used for general-purpose I/O)
Note: This bit is cleared by hardware after system reset.
Bit 11
SWPEN4
0x0
rw
Standby wake-up pin4 enable
0: Disabled (this pin is used for general-purpose I/O)
1: Enabled (this pin is forced in input pull-down mode, and
no longer used for general-purpose I/O)