AT32F425
Series Reference Manual
2022.03.30
Page 220
Ver 2.01
14.3.4.10
TMR13 and TMR14 channel 1 data register (TMRx_C1DT)
Bit
Register
Reset value
Type
Description
Bit 15: 0
C1DT
0x0000
rw
Channel 1 data register
When the channel 1 is configured as input mode:
The C1DT is the CVAL value stored by the last channel
1 input event (C1IN)
When the channel 1 is configured as output mode:
C1DT is the value to be compared with the CVAL value.
Whether the written value takes effective immediately
depends on the C1OBEN bit, and the corresponding
output is generated on C1OUT as configured.
14.3.4.11
TMR14 channel input remap register (TMR14_RMP)
Bit
Register
Reset value
Type
Description
Bit 15:2
Reserved
0x000
resd
Kept at its default value
Bit 1: 0
TMR14_CH1_IRMP
0x0
rw
TMR14 channel 1 input remap
00: TMR14 channel 1 input is connected to GPIO
01: ERTC_CLK
10: HEXT/32
11: CLK_OUT
14.4
General-purpose timer (TMR15)
14.4.1 TMR15 introduction
The general-purpose timer (TMR15) consists of a 16-bit upcounter, two capture/compare registers, and
two independent channels to achieve embedded dead-time, input capture and programmable PWM
output.
14.4.2 TMR15 main features
Source of count clock is selectable : internal clock, external clock and internal trigger
16-bit upcounter, and 8-bit repetition counter
Two independent channels for input capture, output compare, PWM generation, one-pulse mode
output and embedded dead-time
One independent channel for complementary output
TMR break function
Synchronization control between master and slave timers
Interrrupt/DMA is generated at overflow event, trigger event, break signal input and channel
event
Support TMR burst DMA transfer