AT32F421
Series Reference Manual
2022.11.11
Page 105
Rev 2.02
Bit 8
GFC3
0x0
rw1c
Channel 3 global interrupt flag clear
0: No effect
1: Clear the DTERRF3, HDTF3, FDTF3 and GF3 flag in
the DMA_STS register
Bit 7
DTERRFC2
0x0
rw1c
Channel 2 data transfer error flag clear
0: No effect
1: Clear the DTERRF2 flag in the DMA_STS register
Bit 6
HDTFC2
0x0
rw1c
Channel 2 half transfer flag clear
0: No effect
1: Clear the HDTF2 flag in the DMA_STS register
Bit 5
FDTFC2
0x0
rw1c
Channel 2 transfer complete flag clear
0: No effect
1: Clear the FDTF2 flag in the DMA_STS register
Bit 4
GFC2
0x0
rw1c
Channel 2 global interrupt flag clear
0: No effect
1: Clear the DTERRF2, HDTF2, FDTF2 and GF2 in the
DMA_STS register
Bit 3
DTERRFC1
0x0
rw1c
Channel 1 data transfer error flag clear
0: No effect
1: Clear the DTERRF1 flag in the DMA_STS register
Bit 2
HDTFC1
0x0
rw1c
Channel 1 half transfer flag clear
0: No effect
1: Clear the HDTF1 flag in the DMA_STS register
Bit 1
FDTFC1
0x0
rw1c
Channel 1 transfer complete flag clear
0: No effect
1: Clear the FDTF1 flag in the DMA_STS register
Bit 0
GFC1
0x0
rw1c
Channel 1 global interrupt flag clear
0: No effect
1: Clear the DTERRF1, HDTF1, FDTF1 and GF1 in the
DMA_STS register
9.4.3
DMA channel-x configuration register (DMA_CxCTRL)
(x = 1
…
5)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31: 15 Reserved
0x00000
resd
Kept at its default value.
Bit 14
M2M
0x0
rw
Memory to memory mode
0: Disabled
1: Enabled.
Bit 13: 12 CHPL
0x0
rw
Channel priority level
00: Low
01: Medium
10: High
11: Very high
Bit 11: 10 MWIDTH
0x0
rw
Memory data bit width
00: 8 bits
01: 16 bits
10: 32 bits
11: Reserved
Bit 9: 8
PWIDTH
0x0
rw
Peripheral data bit width
00: 8 bits
01: 16 bits
10: 32 bits
1: Reserved
Bit 7
MINCM
0x0
rw
Memory address increment mode
0: Disabled
1: Enabled.
Bit 6
PINCM
0x0
rw
Peripheral address increment mode
0: Disabled