
AT32F413
Series Reference Manual
2022.06.27
Page 98
Rev 2.00
0001: GPIOB pin12
0010: GPIOC pin12
0011: GPIOD pin12
0100: GPIOF pin12
Others: Reserved.
7.3.7
IOMUX remap register2 (IOMUX_REMAP2)
Bit
Register
Reset value
Type
Description
Bit 31: 22 Reserved
0x000
resd
Keep at its default value.
Bit 21
SPIM_EN
0x0
rw
SPIM enable
Select whether to use SPI Flash.
Bit 20: 0
Reserved
0x00
resd
Kept at its default value.
7.3.8
IOMUX remap register3 (IOMUX_REMAP3)
Bit
Register
Reset value
Type
Description
Bit 31: 12 Reserved
0x0000000
resd
Kept at its default value.
Bit 11: 8
TMR11_GMUX
0x0
rw
TMR11 IO general multiplexing
Select IO multiplexing for TMR11.
0000: CH1/PB9
0001: CH1/PA7
Bit 7: 4
TMR10_GMUX
0x0
rw
TMR10 IO general multiplexing
Select IO multiplexing for TMR10.
0000: CH1/PB8
0001: CH1/PA6
Bit 3: 0
TMR9_GMUX
0x0
rw
TMR9 IO general multiplexing
Select IO multiplexing for TMR9.
0000: CH1/PA2, CH2/PA3
0001: CH1/PB14, CH2/PB15
7.3.9
IOMUX remap register4 (IOMUX_REMAP4)
Bit
Register
Reset value
Type
Description
Bit 31: 20 Reserved
0x000
resd
Kept at its default value.
Bit 19
TMR5CH4_GMUX
0x0
rw
TMR5 channel4 general multiplexing
Select TMR5 channel4 general multiplexing
0: TMR5_CH4 is connected to PA3.
1: LICK is connected to TMR5_CH4 to get calibration.
Bit 18: 16 TMR5_GMUX
0x0
rw
TMR5 IO general multiplexing
Select IO multiplexing for TMR5.
000:TMR5_CH1 is mapped to PA0, and TMR5_CH2 to
PA1
001: TMR5_CH1 is mapped to PF4, and TMR5_CH2 to
PF5
010~111: Reserved for other use.
Bit 15: 12 Reserved
0x0
resd
Kept at its default value.
Bit 11: 8
TMR3_GMUX
0x0
rw
TMR3 IO general multiplexing
Select IO multiplexing for TMR3.
0000: CH1/PA6 CH2/PA7 CH3/PB0 CH4/PB1
0010: CH1/PB4 CH2/PB5 CH3/PB0 CH4/PB1
0011: CH1/PC6 CH2/PC7 CH3/PC8 CH4/PC9
Bit 7:
TMR2ITR1_GMUX
0x0
rw
TMR2 internal trigger 1 general multiplexing
Select TMR2_ITR1 general multiplexing
0: TMR8_TRGO is used as input source of TMR2 ITR1
1: USB SOF is used as input source of TMR2_ITR1 (This
selection will cause TMR2_GMUX/TMR2_MUX failure.
Pay more attention to this restriction )