
AT32F413
Series Reference Manual
2022.06.27
Page 263
Rev 2.00
17.5.4 RTC divider counter register
(RTC_ DIVCNTH/RTC_DIVCNTL)
RTC divider counter register high (RTC_DIVCNTH )
Bit
Register
Reset value
Type
Description
Bit 15: 4
Reserved
0x000
resd
Kept at its default value.
Bit 3: 0
DIVCNT
0x0
ro
RTC clock divider counter
RTC divider counter register low (RTC_DIVCNTL )
Bit
Register
Reset value
Type
Description
Bit 15: 0
DIVCNT
0x8000
ro
RTC clock divider counter
17.5.5 RTC counter value register (RTC_CNTH/RTC_CNTL)
RTC counter value register high (RTC_CNTH )
Bit
Register
Reset value
Type
Description
Bit 15: 0
CNT
0x0000
rw
RTC counter value
This field is used to configure or read the high part of the
RTC counter value.
RTC counter value register low (RTC_CNTL )
Bit
Register
Reset value
Type
Description
Bit 15: 0
CNT
0x0000
rw
RTC counter value
This field is used to configure or read the low part of the
RTC counter value.
17.5.6 RTC alarm register (RTC_TAH/RTC_TAL)
RTC alarm register high (RTC_TAH )
Bit
Register
Reset value
Type
Description
Bit 15: 0
TA
0xFFFF
wo
Time alarm clock value
This field is used to define the high part of the alarm value.
RTC alarm register low (RTC_TAL )
Bit
Register
Reset value
Type
Description
Bit 15: 0
TA
0xFFFF
wo
Time alarm clock value
This field is used to define the low part of the alarm value.