Table 3-57 CTRL_PERIOD Register bit assignments
Bits
Name
Function
[31:0]
CTRL_PERIOD
Reference counter period in
REFCLK
periods:
Reset value
0x0000_00FF
.
OVERFLOW_STATUS Register
The OVERFLOW_STATUS Register characteristics are:
Purpose
Individually indicates the PVT sensors overflow status.
Usage constraints
This register is read-only.
Memory offset and full register reset value
See
3.9.1 PVT sensor control registers summary
.
The following table shows the OVERFLOW_STATUS Register bit assignments.
Table 3-58 OVERFLOW_STATUS Register bit assignments
Bits
Name
Function
[31:3]
-
Reserved.
[2:0]
OVERFLOW_STATUS[2:0]
Indicates the PVT sensors overflow status:
0b0
: No overflow.
0b1
: Overflow:
Reset value
0x000
.
INTR_STATUS Register
The INTR_STATUS Register characteristics are:
Purpose
Indicates the reference counter interrupt status.
Usage constraints
This register is read-only.
Memory offset and full register reset value
See
3.9.1 PVT sensor control registers summary
.
The following table shows the INTR_STATUS bit assignments.
3 Programmers model
3.9 PVT sensor registers
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-117
Non-Confidential