Peripherals Routed Through the DAI
A-170
ADSP-214xx SHARC Processor Hardware Reference
Table A-88. SPMCTLx Register Bit Descriptions (RW)
Bit
Name
Description
0
MCEA
Multichannel Mode Enable, A Channels.
Packed and multichannel A
modes only. One of two configuration bits that enable and disable
multichannel mode on serial port channels. See OPMODE bit (17).
0 = Disable multichannel A operation
1 = Enable multichannel A operation/packed mode
Note if MCEA bit is set, the corresponding SPEN_A bit in the SPCTL
register should be cleared.
4–1
MFD
Multichannel Frame Delay.
Set the interval, in number of serial clock
cycles, between the multichannel frame sync pulse and the first data
bit. These bits provide support for different types of T1 interface
devices. Valid values range from 0 to 15 with bits 4–1. Values of 1
to15 correspond to the number of intervening serial clock cycles. A
value of 0 corresponds to no delay. The multichannel frame sync pulse
is concurrent with first data bit.
11–5
NCH
Number of Multichannel Slots (minus one).
Select the number of
channel slots (maximum of 128) to use for multichannel operation.
Valid values for actual number of channel slots range from 1 to 128.
Use this formula to calculate the value for NCH:
NCH = Actual number of channel slots – 1.
12
SPL
SPORT Loopback Mode
. Enables if set (= 1) or disables if cleared (=
0) the channel loopback mode. Loopback mode enables debug capa-
bilities. Loopback works under the following SPORT configurations
where either of the two paired SPORTs can be set up to transmit or
receive, depending on their SPTRAN bit setting. Only the transmitter
acts as master to generate the clock and frame sync. The SPL bit
applies to all non multichannel modes.
SPORT0 and SPORT1. SPORT0 can only be paired with
SPORT1, controlled by the SPL bit in the SPMCTL0/1 registers.
SPORT2 and SPORT3. SPORT2 can only be paired with
SPORT3, controlled by the SPL bit in the SPMCTL2/3 registers.
SPORT4 and SPORT5. SPORT4 can only be paired with
SPORT5, controlled by the SPL bit in the SPMCTL4/5 registers.
SPORT6 and SPORT7. SPORT6 can only be paired with
SPORT7, controlled via SPL bit in the SPMCTL6/7 registers
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...