ADSP-214xx SHARC Processor Hardware Reference
A-27
Registers Reference
11–9
DDR2RAW
Row Address Width.
000 = 8 bits
001 = 9 bits
...
111 = 15 bits
12 (WO)
FEMR2
Force EMR2 Register Write.
Forces EMR2 only if the banks
are all precharged.
0 = No effect
1 = Force EMR2 register write to DDR2
13 (WO)
FDLLCAL
Force DLL External Bank Calibration.
Triggers a DLL calibra-
tion sequence to all of the external banks assigned to DDR2
controller in the EPCTL register (BxSD bits). Note for each
bank the calibration takes 300 DDR2 cycles.
0 = No effect
1 = Trigger DLL for external bank calibration
14
DDR2ADDRMODE
Select the Address Mapping.
This bit selects how the data are
stored in the DDR2 memory.
0 = Page interleaving map (consecutive pages/different banks)
1 = Bank interleaving map (consecutive banks)
15 (WO)
DDR2PSS
Power-Up Sequence Start.
The power-up sequence is started
by setting this bit. Note that the entire power-up sequence
takes many cycles to complete. The more external banks
assigned, the longer the power-up time.
0 = No effect
1 = Trigger power-up sequence
Note that the power-up sequence does NOT require a user
access to be executed.
16
DDR2WDTHx16
External Data Path Width.
Programs should always set (=1)
this bit.
0 = Reserved
1 = 16-bit
17 (WO)
FEMR3
Force EMR3 Register Write.
Forces EMR3 only if the banks
are all precharged.
0 = No effect
1 = Force EMR3 register write to DDR2
Table A-11. DDR2CTL0 Register Bit Descriptions (RW) (Cont’d)
Bit
Name
Description
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...