System and Power Management Registers
A-14
ADSP-214xx SHARC Processor Hardware Reference
9 (WO)
DIVEN
Output Clock Divider Enable.
This bit enables the post
divider settings.
0 = Do not load PLLD
1 = Load PLLD
When the PLL is programmed using the multipliers and the
post dividers, the DIVEN and PLLBP bits should NOT be
programmed in the same core clock cycle.
11–10
Reserved
12
CLKOUTEN
Clockout Enable.
Mux select for CLKOUT and
RESETOUT
0 = Mux output =
RESETOUT
1 = Mux output = CLKOUT
Reset value = 0. The CLKOUT functionality is not character-
ized and only used for test purposes.
14–13
Reserved
15
PLLBP
PLL Configuration Ratio, CLK_CFG1-0 pins.
After reset, both CLK_CFG[1:0] pins defines the CLKIN to
core clock ratio. This ratio can be changed with the PLLM and
PLLD bits. CRAT = CLK_CFG[1:0]
0 = CLK_CFG[1:0] = 00 (8:1 ratio)
1 = CLK_CFG[1:0] = 01 (32:1 ratio)
2 = CLK_CFG[1:0] = 10 (16:1 ratio)
3 = reserved
17–16
CRAT
PLL Clock Ratio, CLKIN to CCLK.
For more detail, see the
PLLM and PLLDx bit descriptions in this table.
Reset value = CLK_CFG1–0
20–18
SDCKR
SDRAM Clock Ratio.
Core clock to SDRAM clock.
001 = SDCKR2_5 (Ratio = 2.5:1)
010 = SDCKR3 (Ratio = 3.0:1)
011 = SDCKR3_5 (Ratio = 3.5:1)
100 = SDCKR4 (Ratio = 4.0:1)
101, 110, 111 = Reserved
32–23
Reserved
Table A-5. PMCTL Register Bit Descriptions (RW) (Cont’d)
Bit
Name
Description
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...