Processor Booting
23-12
ADSP-214xx SHARC Processor Hardware Reference
SPI Port Booting
The SHARC processors support booting from a host processor using SPI
slave mode or booting from an SPI flash, SPI PROM, or a host processor
via SPI master mode. Both SPI boot modes (master and slave) support 8-,
16-, or 32-bit SPI devices. For bit settings, see the product specific proces-
sor data sheet.
In both (master and slave) boot modes, the LSBF format is used
and SPI mode 3 is selected (clock polarity and clock phase = 1).
Both SPI boot modes use default routing with the DPI pin buffers
For more information, see “DPI Default Routing” on page 9-31.
Master Boot Mode
In master boot mode, the processor initiates the booting operation by:
1. Activating the
SPICLK
signal and asserting the
SPI_FLG0_O
signal to
the active low state.
2. Writing the read command 0x03 and address 0x00 to the slave
.
Master boot mode is used when the processor is booting from an
SPI-compatible serial PROM, serial FLASH, or slave host processor. The
specifics of booting from these devices are discussed individually.
SPI master booting uses the default bit settings shown in
.
Table 23-6. SPIDMAC Master/Slave Boot Settings (0x7)
Bit
Setting
Comment
SPIDEN
Set (= 1)
SPI DMA
SPIRCV
Set (= 1)
SPI receive
INTEN
Set (= 1)
SPI interrupt
SPICHEN
Cleared (= 0)
SPI DMA chaining
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...